1 // SPDX-License-Identifier: GPL-2.0
3 * Samsung Exynos850 SoC device tree source
5 * Copyright (C) 2018 Samsung Electronics Co., Ltd.
6 * Copyright (C) 2021 Linaro Ltd.
8 * Samsung Exynos850 SoC device nodes are listed in this file.
9 * Exynos850 based board files can include this file and provide
10 * values for board specific bindings.
13 #include <dt-bindings/clock/exynos850.h>
14 #include <dt-bindings/interrupt-controller/arm-gic.h>
15 #include <dt-bindings/soc/samsung,exynos-usi.h>
18 /* Also known under engineering name Exynos3830 */
19 compatible = "samsung,exynos850";
23 interrupt-parent = <&gic>;
26 pinctrl0 = &pinctrl_alive;
27 pinctrl1 = &pinctrl_cmgp;
28 pinctrl2 = &pinctrl_aud;
29 pinctrl3 = &pinctrl_hsi;
30 pinctrl4 = &pinctrl_core;
31 pinctrl5 = &pinctrl_peri;
35 compatible = "arm,cortex-a55-pmu";
36 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
37 <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
38 <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
39 <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
40 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
41 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
42 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
43 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
44 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>,
45 <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
48 /* Main system clock (XTCXO); external, must be 26 MHz */
49 oscclk: clock-oscclk {
50 compatible = "fixed-clock";
51 clock-output-names = "oscclk";
93 compatible = "arm,cortex-a55";
95 enable-method = "psci";
99 compatible = "arm,cortex-a55";
101 enable-method = "psci";
105 compatible = "arm,cortex-a55";
107 enable-method = "psci";
111 compatible = "arm,cortex-a55";
113 enable-method = "psci";
117 compatible = "arm,cortex-a55";
119 enable-method = "psci";
123 compatible = "arm,cortex-a55";
125 enable-method = "psci";
129 compatible = "arm,cortex-a55";
131 enable-method = "psci";
135 compatible = "arm,cortex-a55";
137 enable-method = "psci";
142 compatible = "arm,psci-1.0";
147 compatible = "arm,armv8-timer";
148 /* Hypervisor Virtual Timer interrupt is not wired to GIC */
150 <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
151 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
152 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
153 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
157 compatible = "simple-bus";
158 #address-cells = <1>;
160 ranges = <0x0 0x0 0x0 0x20000000>;
163 compatible = "samsung,exynos850-chipid";
164 reg = <0x10000000 0x100>;
168 compatible = "samsung,exynos850-mct",
169 "samsung,exynos4210-mct";
170 reg = <0x10040000 0x800>;
171 interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
172 <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
173 <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
174 <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
177 <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
178 <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
179 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
180 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
181 <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
182 <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
183 clocks = <&oscclk>, <&cmu_peri CLK_GOUT_MCT_PCLK>;
184 clock-names = "fin_pll", "mct";
187 gic: interrupt-controller@12a01000 {
188 compatible = "arm,gic-400";
189 #interrupt-cells = <3>;
190 #address-cells = <0>;
191 reg = <0x12a01000 0x1000>,
195 interrupt-controller;
196 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) |
197 IRQ_TYPE_LEVEL_HIGH)>;
200 pmu_system_controller: system-controller@11860000 {
201 compatible = "samsung,exynos850-pmu", "syscon";
202 reg = <0x11860000 0x10000>;
204 reboot: syscon-reboot {
205 compatible = "syscon-reboot";
206 regmap = <&pmu_system_controller>;
207 offset = <0x3a00>; /* SYSTEM_CONFIGURATION */
208 mask = <0x2>; /* SWRESET_SYSTEM */
209 value = <0x2>; /* reset value */
213 watchdog_cl0: watchdog@10050000 {
214 compatible = "samsung,exynos850-wdt";
215 reg = <0x10050000 0x100>;
216 interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>;
217 clocks = <&cmu_peri CLK_GOUT_WDT0_PCLK>, <&oscclk>;
218 clock-names = "watchdog", "watchdog_src";
219 samsung,syscon-phandle = <&pmu_system_controller>;
220 samsung,cluster-index = <0>;
224 watchdog_cl1: watchdog@10060000 {
225 compatible = "samsung,exynos850-wdt";
226 reg = <0x10060000 0x100>;
227 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>;
228 clocks = <&cmu_peri CLK_GOUT_WDT1_PCLK>, <&oscclk>;
229 clock-names = "watchdog", "watchdog_src";
230 samsung,syscon-phandle = <&pmu_system_controller>;
231 samsung,cluster-index = <1>;
235 cmu_peri: clock-controller@10030000 {
236 compatible = "samsung,exynos850-cmu-peri";
237 reg = <0x10030000 0x8000>;
240 clocks = <&oscclk>, <&cmu_top CLK_DOUT_PERI_BUS>,
241 <&cmu_top CLK_DOUT_PERI_UART>,
242 <&cmu_top CLK_DOUT_PERI_IP>;
243 clock-names = "oscclk", "dout_peri_bus",
244 "dout_peri_uart", "dout_peri_ip";
247 cmu_g3d: clock-controller@11400000 {
248 compatible = "samsung,exynos850-cmu-g3d";
249 reg = <0x11400000 0x8000>;
252 clocks = <&oscclk>, <&cmu_top CLK_DOUT_G3D_SWITCH>;
253 clock-names = "oscclk", "dout_g3d_switch";
256 cmu_apm: clock-controller@11800000 {
257 compatible = "samsung,exynos850-cmu-apm";
258 reg = <0x11800000 0x8000>;
261 clocks = <&oscclk>, <&cmu_top CLK_DOUT_CLKCMU_APM_BUS>;
262 clock-names = "oscclk", "dout_clkcmu_apm_bus";
265 cmu_cmgp: clock-controller@11c00000 {
266 compatible = "samsung,exynos850-cmu-cmgp";
267 reg = <0x11c00000 0x8000>;
270 clocks = <&oscclk>, <&cmu_apm CLK_GOUT_CLKCMU_CMGP_BUS>;
271 clock-names = "oscclk", "gout_clkcmu_cmgp_bus";
274 cmu_core: clock-controller@12000000 {
275 compatible = "samsung,exynos850-cmu-core";
276 reg = <0x12000000 0x8000>;
279 clocks = <&oscclk>, <&cmu_top CLK_DOUT_CORE_BUS>,
280 <&cmu_top CLK_DOUT_CORE_CCI>,
281 <&cmu_top CLK_DOUT_CORE_MMC_EMBD>,
282 <&cmu_top CLK_DOUT_CORE_SSS>;
283 clock-names = "oscclk", "dout_core_bus",
284 "dout_core_cci", "dout_core_mmc_embd",
288 cmu_top: clock-controller@120e0000 {
289 compatible = "samsung,exynos850-cmu-top";
290 reg = <0x120e0000 0x8000>;
294 clock-names = "oscclk";
297 cmu_mfcmscl: clock-controller@12c00000 {
298 compatible = "samsung,exynos850-cmu-mfcmscl";
299 reg = <0x12c00000 0x8000>;
303 <&cmu_top CLK_DOUT_MFCMSCL_MFC>,
304 <&cmu_top CLK_DOUT_MFCMSCL_M2M>,
305 <&cmu_top CLK_DOUT_MFCMSCL_MCSC>,
306 <&cmu_top CLK_DOUT_MFCMSCL_JPEG>;
307 clock-names = "oscclk", "dout_mfcmscl_mfc",
308 "dout_mfcmscl_m2m", "dout_mfcmscl_mcsc",
312 cmu_dpu: clock-controller@13000000 {
313 compatible = "samsung,exynos850-cmu-dpu";
314 reg = <0x13000000 0x8000>;
317 clocks = <&oscclk>, <&cmu_top CLK_DOUT_DPU>;
318 clock-names = "oscclk", "dout_dpu";
321 cmu_hsi: clock-controller@13400000 {
322 compatible = "samsung,exynos850-cmu-hsi";
323 reg = <0x13400000 0x8000>;
327 <&cmu_top CLK_DOUT_HSI_BUS>,
328 <&cmu_top CLK_DOUT_HSI_MMC_CARD>,
329 <&cmu_top CLK_DOUT_HSI_USB20DRD>;
330 clock-names = "oscclk", "dout_hsi_bus",
331 "dout_hsi_mmc_card", "dout_hsi_usb20drd";
334 cmu_is: clock-controller@14500000 {
335 compatible = "samsung,exynos850-cmu-is";
336 reg = <0x14500000 0x8000>;
340 <&cmu_top CLK_DOUT_IS_BUS>,
341 <&cmu_top CLK_DOUT_IS_ITP>,
342 <&cmu_top CLK_DOUT_IS_VRA>,
343 <&cmu_top CLK_DOUT_IS_GDC>;
344 clock-names = "oscclk", "dout_is_bus", "dout_is_itp",
345 "dout_is_vra", "dout_is_gdc";
348 cmu_aud: clock-controller@14a00000 {
349 compatible = "samsung,exynos850-cmu-aud";
350 reg = <0x14a00000 0x8000>;
353 clocks = <&oscclk>, <&cmu_top CLK_DOUT_AUD>;
354 clock-names = "oscclk", "dout_aud";
357 pinctrl_alive: pinctrl@11850000 {
358 compatible = "samsung,exynos850-pinctrl";
359 reg = <0x11850000 0x1000>;
361 wakeup-interrupt-controller {
362 compatible = "samsung,exynos850-wakeup-eint";
366 pinctrl_cmgp: pinctrl@11c30000 {
367 compatible = "samsung,exynos850-pinctrl";
368 reg = <0x11c30000 0x1000>;
370 wakeup-interrupt-controller {
371 compatible = "samsung,exynos850-wakeup-eint";
375 pinctrl_core: pinctrl@12070000 {
376 compatible = "samsung,exynos850-pinctrl";
377 reg = <0x12070000 0x1000>;
378 interrupts = <GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>;
381 pinctrl_hsi: pinctrl@13430000 {
382 compatible = "samsung,exynos850-pinctrl";
383 reg = <0x13430000 0x1000>;
384 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
387 pinctrl_peri: pinctrl@139b0000 {
388 compatible = "samsung,exynos850-pinctrl";
389 reg = <0x139b0000 0x1000>;
390 interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
393 pinctrl_aud: pinctrl@14a60000 {
394 compatible = "samsung,exynos850-pinctrl";
395 reg = <0x14a60000 0x1000>;
399 compatible = "samsung,s3c6410-rtc";
400 reg = <0x11a30000 0x100>;
401 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
402 <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
403 clocks = <&cmu_apm CLK_GOUT_RTC_PCLK>;
408 mmc_0: mmc@12100000 {
409 compatible = "samsung,exynos7-dw-mshc-smu";
410 reg = <0x12100000 0x2000>;
411 interrupts = <GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>;
412 #address-cells = <1>;
414 clocks = <&cmu_core CLK_GOUT_MMC_EMBD_ACLK>,
415 <&cmu_core CLK_GOUT_MMC_EMBD_SDCLKIN>;
416 clock-names = "biu", "ciu";
421 i2c_0: i2c@13830000 {
422 compatible = "samsung,s3c2440-i2c";
423 reg = <0x13830000 0x100>;
424 interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
425 #address-cells = <1>;
427 pinctrl-names = "default";
428 pinctrl-0 = <&i2c0_pins>;
429 clocks = <&cmu_peri CLK_GOUT_I2C0_PCLK>;
434 i2c_1: i2c@13840000 {
435 compatible = "samsung,s3c2440-i2c";
436 reg = <0x13840000 0x100>;
437 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
438 #address-cells = <1>;
440 pinctrl-names = "default";
441 pinctrl-0 = <&i2c1_pins>;
442 clocks = <&cmu_peri CLK_GOUT_I2C1_PCLK>;
447 i2c_2: i2c@13850000 {
448 compatible = "samsung,s3c2440-i2c";
449 reg = <0x13850000 0x100>;
450 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
451 #address-cells = <1>;
453 pinctrl-names = "default";
454 pinctrl-0 = <&i2c2_pins>;
455 clocks = <&cmu_peri CLK_GOUT_I2C2_PCLK>;
460 i2c_3: i2c@13860000 {
461 compatible = "samsung,s3c2440-i2c";
462 reg = <0x13860000 0x100>;
463 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
464 #address-cells = <1>;
466 pinctrl-names = "default";
467 pinctrl-0 = <&i2c3_pins>;
468 clocks = <&cmu_peri CLK_GOUT_I2C3_PCLK>;
473 i2c_4: i2c@13870000 {
474 compatible = "samsung,s3c2440-i2c";
475 reg = <0x13870000 0x100>;
476 interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
477 #address-cells = <1>;
479 pinctrl-names = "default";
480 pinctrl-0 = <&i2c4_pins>;
481 clocks = <&cmu_peri CLK_GOUT_I2C4_PCLK>;
486 /* I2C_5 (also called CAM_PMIC_I2C in TRM) */
487 i2c_5: i2c@13880000 {
488 compatible = "samsung,s3c2440-i2c";
489 reg = <0x13880000 0x100>;
490 interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
491 #address-cells = <1>;
493 pinctrl-names = "default";
494 pinctrl-0 = <&i2c5_pins>;
495 clocks = <&cmu_peri CLK_GOUT_I2C5_PCLK>;
500 /* I2C_6 (also called MOTOR_I2C in TRM) */
501 i2c_6: i2c@13890000 {
502 compatible = "samsung,s3c2440-i2c";
503 reg = <0x13890000 0x100>;
504 interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
505 #address-cells = <1>;
507 pinctrl-names = "default";
508 pinctrl-0 = <&i2c6_pins>;
509 clocks = <&cmu_peri CLK_GOUT_I2C6_PCLK>;
514 sysmmu_mfcmscl: sysmmu@12c50000 {
515 compatible = "samsung,exynos-sysmmu";
516 reg = <0x12c50000 0x9000>;
517 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
518 clock-names = "sysmmu";
519 clocks = <&cmu_mfcmscl CLK_GOUT_MFCMSCL_SYSMMU_CLK>;
523 sysmmu_dpu: sysmmu@130c0000 {
524 compatible = "samsung,exynos-sysmmu";
525 reg = <0x130c0000 0x9000>;
526 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
527 clock-names = "sysmmu";
528 clocks = <&cmu_dpu CLK_GOUT_DPU_SMMU_CLK>;
532 sysmmu_is0: sysmmu@14550000 {
533 compatible = "samsung,exynos-sysmmu";
534 reg = <0x14550000 0x9000>;
535 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
536 clock-names = "sysmmu";
537 clocks = <&cmu_is CLK_GOUT_IS_SYSMMU_IS0_CLK>;
541 sysmmu_is1: sysmmu@14570000 {
542 compatible = "samsung,exynos-sysmmu";
543 reg = <0x14570000 0x9000>;
544 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
545 clock-names = "sysmmu";
546 clocks = <&cmu_is CLK_GOUT_IS_SYSMMU_IS1_CLK>;
550 sysmmu_aud: sysmmu@14850000 {
551 compatible = "samsung,exynos-sysmmu";
552 reg = <0x14850000 0x9000>;
553 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
554 clock-names = "sysmmu";
555 clocks = <&cmu_aud CLK_GOUT_AUD_SYSMMU_CLK>;
559 sysreg_peri: syscon@10020000 {
560 compatible = "samsung,exynos850-peri-sysreg",
561 "samsung,exynos850-sysreg", "syscon";
562 reg = <0x10020000 0x10000>;
563 clocks = <&cmu_peri CLK_GOUT_SYSREG_PERI_PCLK>;
566 sysreg_cmgp: syscon@11c20000 {
567 compatible = "samsung,exynos850-cmgp-sysreg",
568 "samsung,exynos850-sysreg", "syscon";
569 reg = <0x11c20000 0x10000>;
570 clocks = <&cmu_cmgp CLK_GOUT_SYSREG_CMGP_PCLK>;
573 usbdrd: usb@13600000 {
574 compatible = "samsung,exynos850-dwusb3";
575 ranges = <0x0 0x13600000 0x10000>;
576 clocks = <&cmu_hsi CLK_GOUT_USB_BUS_EARLY_CLK>,
577 <&cmu_hsi CLK_GOUT_USB_REF_CLK>;
578 clock-names = "bus_early", "ref";
579 #address-cells = <1>;
584 compatible = "snps,dwc3";
586 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
587 phys = <&usbdrd_phy 0>;
588 phy-names = "usb2-phy";
592 usbdrd_phy: phy@135d0000 {
593 compatible = "samsung,exynos850-usbdrd-phy";
594 reg = <0x135d0000 0x100>;
595 clocks = <&cmu_hsi CLK_GOUT_USB_PHY_ACLK>,
596 <&cmu_hsi CLK_GOUT_USB_PHY_REF_CLK>;
597 clock-names = "phy", "ref";
598 samsung,pmu-syscon = <&pmu_system_controller>;
603 usi_uart: usi@138200c0 {
604 compatible = "samsung,exynos850-usi";
605 reg = <0x138200c0 0x20>;
606 samsung,sysreg = <&sysreg_peri 0x1010>;
607 samsung,mode = <USI_V2_UART>;
608 #address-cells = <1>;
611 clocks = <&cmu_peri CLK_GOUT_UART_PCLK>,
612 <&cmu_peri CLK_GOUT_UART_IPCLK>;
613 clock-names = "pclk", "ipclk";
616 serial_0: serial@13820000 {
617 compatible = "samsung,exynos850-uart";
618 reg = <0x13820000 0xc0>;
619 interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
620 pinctrl-names = "default";
621 pinctrl-0 = <&uart0_pins>;
622 clocks = <&cmu_peri CLK_GOUT_UART_PCLK>,
623 <&cmu_peri CLK_GOUT_UART_IPCLK>;
624 clock-names = "uart", "clk_uart_baud0";
629 usi_hsi2c_0: usi@138a00c0 {
630 compatible = "samsung,exynos850-usi";
631 reg = <0x138a00c0 0x20>;
632 samsung,sysreg = <&sysreg_peri 0x1020>;
633 samsung,mode = <USI_V2_I2C>;
634 #address-cells = <1>;
637 clocks = <&cmu_peri CLK_GOUT_HSI2C0_PCLK>,
638 <&cmu_peri CLK_GOUT_HSI2C0_IPCLK>;
639 clock-names = "pclk", "ipclk";
642 hsi2c_0: i2c@138a0000 {
643 compatible = "samsung,exynosautov9-hsi2c";
644 reg = <0x138a0000 0xc0>;
645 interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
646 #address-cells = <1>;
648 pinctrl-names = "default";
649 pinctrl-0 = <&hsi2c0_pins>;
650 clocks = <&cmu_peri CLK_GOUT_HSI2C0_IPCLK>,
651 <&cmu_peri CLK_GOUT_HSI2C0_PCLK>;
652 clock-names = "hsi2c", "hsi2c_pclk";
657 usi_hsi2c_1: usi@138b00c0 {
658 compatible = "samsung,exynos850-usi";
659 reg = <0x138b00c0 0x20>;
660 samsung,sysreg = <&sysreg_peri 0x1030>;
661 samsung,mode = <USI_V2_I2C>;
662 #address-cells = <1>;
665 clocks = <&cmu_peri CLK_GOUT_HSI2C1_PCLK>,
666 <&cmu_peri CLK_GOUT_HSI2C1_IPCLK>;
667 clock-names = "pclk", "ipclk";
670 hsi2c_1: i2c@138b0000 {
671 compatible = "samsung,exynosautov9-hsi2c";
672 reg = <0x138b0000 0xc0>;
673 interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
674 #address-cells = <1>;
676 pinctrl-names = "default";
677 pinctrl-0 = <&hsi2c1_pins>;
678 clocks = <&cmu_peri CLK_GOUT_HSI2C1_IPCLK>,
679 <&cmu_peri CLK_GOUT_HSI2C1_PCLK>;
680 clock-names = "hsi2c", "hsi2c_pclk";
685 usi_hsi2c_2: usi@138c00c0 {
686 compatible = "samsung,exynos850-usi";
687 reg = <0x138c00c0 0x20>;
688 samsung,sysreg = <&sysreg_peri 0x1040>;
689 samsung,mode = <USI_V2_I2C>;
690 #address-cells = <1>;
693 clocks = <&cmu_peri CLK_GOUT_HSI2C2_PCLK>,
694 <&cmu_peri CLK_GOUT_HSI2C2_IPCLK>;
695 clock-names = "pclk", "ipclk";
698 hsi2c_2: i2c@138c0000 {
699 compatible = "samsung,exynosautov9-hsi2c";
700 reg = <0x138c0000 0xc0>;
701 interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
702 #address-cells = <1>;
704 pinctrl-names = "default";
705 pinctrl-0 = <&hsi2c2_pins>;
706 clocks = <&cmu_peri CLK_GOUT_HSI2C2_IPCLK>,
707 <&cmu_peri CLK_GOUT_HSI2C2_PCLK>;
708 clock-names = "hsi2c", "hsi2c_pclk";
713 usi_spi_0: usi@139400c0 {
714 compatible = "samsung,exynos850-usi";
715 reg = <0x139400c0 0x20>;
716 samsung,sysreg = <&sysreg_peri 0x1050>;
717 samsung,mode = <USI_V2_SPI>;
718 #address-cells = <1>;
721 clocks = <&cmu_peri CLK_GOUT_SPI0_PCLK>,
722 <&cmu_peri CLK_GOUT_SPI0_IPCLK>;
723 clock-names = "pclk", "ipclk";
727 usi_cmgp0: usi@11d000c0 {
728 compatible = "samsung,exynos850-usi";
729 reg = <0x11d000c0 0x20>;
730 samsung,sysreg = <&sysreg_cmgp 0x2000>;
731 samsung,mode = <USI_V2_I2C>;
732 #address-cells = <1>;
735 clocks = <&cmu_cmgp CLK_GOUT_CMGP_USI0_PCLK>,
736 <&cmu_cmgp CLK_GOUT_CMGP_USI0_IPCLK>;
737 clock-names = "pclk", "ipclk";
740 hsi2c_3: i2c@11d00000 {
741 compatible = "samsung,exynosautov9-hsi2c";
742 reg = <0x11d00000 0xc0>;
743 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
744 #address-cells = <1>;
746 pinctrl-names = "default";
747 pinctrl-0 = <&hsi2c3_pins>;
748 clocks = <&cmu_cmgp CLK_GOUT_CMGP_USI0_IPCLK>,
749 <&cmu_cmgp CLK_GOUT_CMGP_USI0_PCLK>;
750 clock-names = "hsi2c", "hsi2c_pclk";
754 serial_1: serial@11d00000 {
755 compatible = "samsung,exynos850-uart";
756 reg = <0x11d00000 0xc0>;
757 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
758 pinctrl-names = "default";
759 pinctrl-0 = <&uart1_single_pins>;
760 clocks = <&cmu_cmgp CLK_GOUT_CMGP_USI0_PCLK>,
761 <&cmu_cmgp CLK_GOUT_CMGP_USI0_IPCLK>;
762 clock-names = "uart", "clk_uart_baud0";
767 usi_cmgp1: usi@11d200c0 {
768 compatible = "samsung,exynos850-usi";
769 reg = <0x11d200c0 0x20>;
770 samsung,sysreg = <&sysreg_cmgp 0x2010>;
771 samsung,mode = <USI_V2_I2C>;
772 #address-cells = <1>;
775 clocks = <&cmu_cmgp CLK_GOUT_CMGP_USI1_PCLK>,
776 <&cmu_cmgp CLK_GOUT_CMGP_USI1_IPCLK>;
777 clock-names = "pclk", "ipclk";
780 hsi2c_4: i2c@11d20000 {
781 compatible = "samsung,exynosautov9-hsi2c";
782 reg = <0x11d20000 0xc0>;
783 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
784 #address-cells = <1>;
786 pinctrl-names = "default";
787 pinctrl-0 = <&hsi2c4_pins>;
788 clocks = <&cmu_cmgp CLK_GOUT_CMGP_USI1_IPCLK>,
789 <&cmu_cmgp CLK_GOUT_CMGP_USI1_PCLK>;
790 clock-names = "hsi2c", "hsi2c_pclk";
794 serial_2: serial@11d20000 {
795 compatible = "samsung,exynos850-uart";
796 reg = <0x11d20000 0xc0>;
797 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
798 pinctrl-names = "default";
799 pinctrl-0 = <&uart2_single_pins>;
800 clocks = <&cmu_cmgp CLK_GOUT_CMGP_USI1_PCLK>,
801 <&cmu_cmgp CLK_GOUT_CMGP_USI1_IPCLK>;
802 clock-names = "uart", "clk_uart_baud0";
809 #include "exynos850-pinctrl.dtsi"