1 // SPDX-License-Identifier: GPL-2.0
3 // Copyright 2003-2009 Simtec Electronics
4 // http://armlinux.simtec.co.uk/
5 // Ben Dooks <ben@simtec.co.uk>
7 #include <linux/kernel.h>
8 #include <linux/types.h>
9 #include <linux/interrupt.h>
10 #include <linux/list.h>
11 #include <linux/timer.h>
12 #include <linux/init.h>
13 #include <linux/gpio.h>
14 #include <linux/serial_core.h>
15 #include <linux/serial_s3c.h>
16 #include <linux/platform_device.h>
17 #include <linux/ata_platform.h>
18 #include <linux/i2c.h>
20 #include <linux/sm501.h>
21 #include <linux/sm501-regs.h>
23 #include <asm/mach/arch.h>
24 #include <asm/mach/map.h>
25 #include <asm/mach/irq.h>
28 #include <asm/mach-types.h>
30 #include "regs-gpio.h"
31 #include "gpio-samsung.h"
32 #include <linux/platform_data/mtd-nand-s3c2410.h>
33 #include <linux/platform_data/i2c-s3c2410.h>
35 #include <linux/mtd/mtd.h>
36 #include <linux/mtd/rawnand.h>
37 #include <linux/mtd/nand-ecc-sw-hamming.h>
38 #include <linux/mtd/partitions.h>
40 #include <net/ax88796.h>
44 #include <linux/platform_data/asoc-s3c24xx_simtec.h>
50 #define COPYRIGHT ", Copyright 2005-2009 Simtec Electronics"
52 static struct map_desc anubis_iodesc[] __initdata = {
56 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
57 .pfn = __phys_to_pfn(0x0),
62 /* we could possibly compress the next set down into a set of smaller tables
63 * pagetables, but that would mean using an L2 section, and it still means
64 * we cannot actually feed the same register to an LDR due to 16K spacing
67 /* CPLD control registers */
70 .virtual = (u32)ANUBIS_VA_CTRL1,
71 .pfn = __phys_to_pfn(ANUBIS_PA_CTRL1),
75 .virtual = (u32)ANUBIS_VA_IDREG,
76 .pfn = __phys_to_pfn(ANUBIS_PA_IDREG),
82 #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
83 #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
84 #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
86 static struct s3c2410_uartcfg anubis_uartcfgs[] __initdata = {
93 .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
101 .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
105 /* NAND Flash on Anubis board */
107 static int external_map[] = { 2 };
108 static int chip0_map[] = { 0 };
109 static int chip1_map[] = { 1 };
111 static struct mtd_partition __initdata anubis_default_nand_part[] = {
113 .name = "Boot Agent",
119 .size = SZ_4M - SZ_16K,
125 .size = SZ_32M - SZ_4M,
130 .size = MTDPART_SIZ_FULL,
134 static struct mtd_partition __initdata anubis_default_nand_part_large[] = {
136 .name = "Boot Agent",
142 .size = SZ_4M - SZ_128K,
148 .size = SZ_32M - SZ_4M,
153 .size = MTDPART_SIZ_FULL,
157 /* the Anubis has 3 selectable slots for nand-flash, the two
158 * on-board chip areas, as well as the external slot.
160 * Note, there is no current hot-plug support for the External
164 static struct s3c2410_nand_set __initdata anubis_nand_sets[] = {
168 .nr_map = external_map,
169 .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
170 .partitions = anubis_default_nand_part,
176 .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
177 .partitions = anubis_default_nand_part,
183 .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
184 .partitions = anubis_default_nand_part,
188 static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
192 slot = set->nr_map[slot] & 3;
194 pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
195 slot, set, set->nr_map);
197 tmp = __raw_readb(ANUBIS_VA_CTRL1);
198 tmp &= ~ANUBIS_CTRL1_NANDSEL;
201 pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);
203 __raw_writeb(tmp, ANUBIS_VA_CTRL1);
206 static struct s3c2410_platform_nand __initdata anubis_nand_info = {
210 .nr_sets = ARRAY_SIZE(anubis_nand_sets),
211 .sets = anubis_nand_sets,
212 .select_chip = anubis_nand_select,
213 .engine_type = NAND_ECC_ENGINE_TYPE_SOFT,
218 static struct pata_platform_info anubis_ide_platdata = {
222 static struct resource anubis_ide0_resource[] = {
223 [0] = DEFINE_RES_MEM(S3C2410_CS3, 8 * 32),
224 [2] = DEFINE_RES_MEM(S3C2410_CS3 + (1 << 26) + (6 * 32), 32),
225 [3] = DEFINE_RES_IRQ(ANUBIS_IRQ_IDE0),
228 static struct platform_device anubis_device_ide0 = {
229 .name = "pata_platform",
231 .num_resources = ARRAY_SIZE(anubis_ide0_resource),
232 .resource = anubis_ide0_resource,
234 .platform_data = &anubis_ide_platdata,
235 .coherent_dma_mask = ~0,
239 static struct resource anubis_ide1_resource[] = {
240 [0] = DEFINE_RES_MEM(S3C2410_CS4, 8 * 32),
241 [1] = DEFINE_RES_MEM(S3C2410_CS4 + (1 << 26) + (6 * 32), 32),
242 [2] = DEFINE_RES_IRQ(ANUBIS_IRQ_IDE0),
245 static struct platform_device anubis_device_ide1 = {
246 .name = "pata_platform",
248 .num_resources = ARRAY_SIZE(anubis_ide1_resource),
249 .resource = anubis_ide1_resource,
251 .platform_data = &anubis_ide_platdata,
252 .coherent_dma_mask = ~0,
256 /* Asix AX88796 10/100 ethernet controller */
258 static struct ax_plat_data anubis_asix_platdata = {
259 .flags = AXFLG_MAC_FROMDEV,
265 static struct resource anubis_asix_resource[] = {
266 [0] = DEFINE_RES_MEM(S3C2410_CS5, 0x20 * 0x20),
267 [1] = DEFINE_RES_IRQ(ANUBIS_IRQ_ASIX),
270 static struct platform_device anubis_device_asix = {
273 .num_resources = ARRAY_SIZE(anubis_asix_resource),
274 .resource = anubis_asix_resource,
276 .platform_data = &anubis_asix_platdata,
282 static struct resource anubis_sm501_resource[] = {
283 [0] = DEFINE_RES_MEM(S3C2410_CS2, SZ_8M),
284 [1] = DEFINE_RES_MEM(S3C2410_CS2 + SZ_64M - SZ_2M, SZ_2M),
285 [2] = DEFINE_RES_IRQ(IRQ_EINT0),
288 static struct sm501_initdata anubis_sm501_initdata = {
290 .set = 0x3F000000, /* 24bit panel */
294 .set = 0x010100, /* SDRAM timing */
298 .set = SM501_MISC_PNL_24BIT,
302 .devices = SM501_USE_GPIO,
304 /* set the SDRAM and bus clocks */
309 static struct sm501_platdata_gpio_i2c anubis_sm501_gpio_i2c[] = {
322 static struct sm501_platdata anubis_sm501_platdata = {
323 .init = &anubis_sm501_initdata,
325 .gpio_i2c = anubis_sm501_gpio_i2c,
326 .gpio_i2c_nr = ARRAY_SIZE(anubis_sm501_gpio_i2c),
329 static struct platform_device anubis_device_sm501 = {
332 .num_resources = ARRAY_SIZE(anubis_sm501_resource),
333 .resource = anubis_sm501_resource,
335 .platform_data = &anubis_sm501_platdata,
339 /* Standard Anubis devices */
341 static struct platform_device *anubis_devices[] __initdata = {
342 &s3c2410_device_dclk,
352 &anubis_device_sm501,
357 static struct i2c_board_info anubis_i2c_devs[] __initdata = {
359 I2C_BOARD_INFO("tps65011", 0x48),
365 static struct s3c24xx_audio_simtec_pdata __initdata anubis_audio = {
370 .amp_gpio = S3C2410_GPB(2),
371 .amp_gain[0] = S3C2410_GPD(10),
372 .amp_gain[1] = S3C2410_GPD(11),
375 static void __init anubis_map_io(void)
377 s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
378 s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));
379 s3c24xx_set_timer_source(S3C24XX_PWM3, S3C24XX_PWM4);
381 /* check for the newer revision boards with large page nand */
383 if ((__raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK) >= 4) {
384 printk(KERN_INFO "ANUBIS-B detected (revision %d)\n",
385 __raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK);
386 anubis_nand_sets[0].partitions = anubis_default_nand_part_large;
387 anubis_nand_sets[0].nr_partitions = ARRAY_SIZE(anubis_default_nand_part_large);
389 /* ensure that the GPIO is setup */
390 gpio_request_one(S3C2410_GPA(0), GPIOF_OUT_INIT_HIGH, NULL);
391 gpio_free(S3C2410_GPA(0));
395 static void __init anubis_init_time(void)
397 s3c2440_init_clocks(12000000);
398 s3c24xx_timer_init();
401 static void __init anubis_init(void)
403 s3c_i2c0_set_platdata(NULL);
404 s3c_nand_set_platdata(&anubis_nand_info);
405 simtec_audio_add(NULL, false, &anubis_audio);
407 platform_add_devices(anubis_devices, ARRAY_SIZE(anubis_devices));
409 i2c_register_board_info(0, anubis_i2c_devs,
410 ARRAY_SIZE(anubis_i2c_devs));
414 MACHINE_START(ANUBIS, "Simtec-Anubis")
415 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
416 .atag_offset = 0x100,
417 .nr_irqs = NR_IRQS_S3C2440,
418 .map_io = anubis_map_io,
419 .init_machine = anubis_init,
420 .init_irq = s3c2440_init_irq,
421 .init_time = anubis_init_time,