2 * TI DaVinci DM365 chip specific setup
4 * Copyright (C) 2009 Texas Instruments
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 #include <linux/init.h>
16 #include <linux/clk.h>
17 #include <linux/serial_8250.h>
18 #include <linux/platform_device.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/dmaengine.h>
21 #include <linux/spi/spi.h>
22 #include <linux/platform_data/edma.h>
23 #include <linux/platform_data/gpio-davinci.h>
24 #include <linux/platform_data/keyscan-davinci.h>
25 #include <linux/platform_data/spi-davinci.h>
27 #include <asm/mach/map.h>
29 #include <mach/cputype.h>
32 #include <mach/irqs.h>
33 #include <mach/time.h>
34 #include <mach/serial.h>
35 #include <mach/common.h>
42 #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
43 #define DM365_RTC_BASE 0x01c69000
44 #define DM365_KEYSCAN_BASE 0x01c69400
45 #define DM365_OSD_BASE 0x01c71c00
46 #define DM365_VENC_BASE 0x01c71e00
47 #define DAVINCI_DM365_VC_BASE 0x01d0c000
48 #define DAVINCI_DMA_VC_TX 2
49 #define DAVINCI_DMA_VC_RX 3
50 #define DM365_EMAC_BASE 0x01d07000
51 #define DM365_EMAC_MDIO_BASE (DM365_EMAC_BASE + 0x4000)
52 #define DM365_EMAC_CNTRL_OFFSET 0x0000
53 #define DM365_EMAC_CNTRL_MOD_OFFSET 0x3000
54 #define DM365_EMAC_CNTRL_RAM_OFFSET 0x1000
55 #define DM365_EMAC_CNTRL_RAM_SIZE 0x2000
57 static struct pll_data pll1_data = {
59 .phys_base = DAVINCI_PLL1_BASE,
60 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
63 static struct pll_data pll2_data = {
65 .phys_base = DAVINCI_PLL2_BASE,
66 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
69 static struct clk ref_clk = {
71 .rate = DM365_REF_FREQ,
74 static struct clk pll1_clk = {
78 .pll_data = &pll1_data,
81 static struct clk pll1_aux_clk = {
82 .name = "pll1_aux_clk",
84 .flags = CLK_PLL | PRE_PLL,
87 static struct clk pll1_sysclkbp = {
88 .name = "pll1_sysclkbp",
90 .flags = CLK_PLL | PRE_PLL,
94 static struct clk clkout0_clk = {
97 .flags = CLK_PLL | PRE_PLL,
100 static struct clk pll1_sysclk1 = {
101 .name = "pll1_sysclk1",
107 static struct clk pll1_sysclk2 = {
108 .name = "pll1_sysclk2",
114 static struct clk pll1_sysclk3 = {
115 .name = "pll1_sysclk3",
121 static struct clk pll1_sysclk4 = {
122 .name = "pll1_sysclk4",
128 static struct clk pll1_sysclk5 = {
129 .name = "pll1_sysclk5",
135 static struct clk pll1_sysclk6 = {
136 .name = "pll1_sysclk6",
142 static struct clk pll1_sysclk7 = {
143 .name = "pll1_sysclk7",
149 static struct clk pll1_sysclk8 = {
150 .name = "pll1_sysclk8",
156 static struct clk pll1_sysclk9 = {
157 .name = "pll1_sysclk9",
163 static struct clk pll2_clk = {
167 .pll_data = &pll2_data,
170 static struct clk pll2_aux_clk = {
171 .name = "pll2_aux_clk",
173 .flags = CLK_PLL | PRE_PLL,
176 static struct clk clkout1_clk = {
179 .flags = CLK_PLL | PRE_PLL,
182 static struct clk pll2_sysclk1 = {
183 .name = "pll2_sysclk1",
189 static struct clk pll2_sysclk2 = {
190 .name = "pll2_sysclk2",
196 static struct clk pll2_sysclk3 = {
197 .name = "pll2_sysclk3",
203 static struct clk pll2_sysclk4 = {
204 .name = "pll2_sysclk4",
210 static struct clk pll2_sysclk5 = {
211 .name = "pll2_sysclk5",
217 static struct clk pll2_sysclk6 = {
218 .name = "pll2_sysclk6",
224 static struct clk pll2_sysclk7 = {
225 .name = "pll2_sysclk7",
231 static struct clk pll2_sysclk8 = {
232 .name = "pll2_sysclk8",
238 static struct clk pll2_sysclk9 = {
239 .name = "pll2_sysclk9",
245 static struct clk vpss_dac_clk = {
247 .parent = &pll1_sysclk3,
248 .lpsc = DM365_LPSC_DAC_CLK,
251 static struct clk vpss_master_clk = {
252 .name = "vpss_master",
253 .parent = &pll1_sysclk5,
254 .lpsc = DM365_LPSC_VPSSMSTR,
258 static struct clk vpss_slave_clk = {
259 .name = "vpss_slave",
260 .parent = &pll1_sysclk5,
261 .lpsc = DAVINCI_LPSC_VPSSSLV,
264 static struct clk arm_clk = {
266 .parent = &pll2_sysclk2,
267 .lpsc = DAVINCI_LPSC_ARM,
268 .flags = ALWAYS_ENABLED,
271 static struct clk uart0_clk = {
273 .parent = &pll1_aux_clk,
274 .lpsc = DAVINCI_LPSC_UART0,
277 static struct clk uart1_clk = {
279 .parent = &pll1_sysclk4,
280 .lpsc = DAVINCI_LPSC_UART1,
283 static struct clk i2c_clk = {
285 .parent = &pll1_aux_clk,
286 .lpsc = DAVINCI_LPSC_I2C,
289 static struct clk mmcsd0_clk = {
291 .parent = &pll1_sysclk8,
292 .lpsc = DAVINCI_LPSC_MMC_SD,
295 static struct clk mmcsd1_clk = {
297 .parent = &pll1_sysclk4,
298 .lpsc = DM365_LPSC_MMC_SD1,
301 static struct clk spi0_clk = {
303 .parent = &pll1_sysclk4,
304 .lpsc = DAVINCI_LPSC_SPI,
307 static struct clk spi1_clk = {
309 .parent = &pll1_sysclk4,
310 .lpsc = DM365_LPSC_SPI1,
313 static struct clk spi2_clk = {
315 .parent = &pll1_sysclk4,
316 .lpsc = DM365_LPSC_SPI2,
319 static struct clk spi3_clk = {
321 .parent = &pll1_sysclk4,
322 .lpsc = DM365_LPSC_SPI3,
325 static struct clk spi4_clk = {
327 .parent = &pll1_aux_clk,
328 .lpsc = DM365_LPSC_SPI4,
331 static struct clk gpio_clk = {
333 .parent = &pll1_sysclk4,
334 .lpsc = DAVINCI_LPSC_GPIO,
337 static struct clk aemif_clk = {
339 .parent = &pll1_sysclk4,
340 .lpsc = DAVINCI_LPSC_AEMIF,
343 static struct clk pwm0_clk = {
345 .parent = &pll1_aux_clk,
346 .lpsc = DAVINCI_LPSC_PWM0,
349 static struct clk pwm1_clk = {
351 .parent = &pll1_aux_clk,
352 .lpsc = DAVINCI_LPSC_PWM1,
355 static struct clk pwm2_clk = {
357 .parent = &pll1_aux_clk,
358 .lpsc = DAVINCI_LPSC_PWM2,
361 static struct clk pwm3_clk = {
364 .lpsc = DM365_LPSC_PWM3,
367 static struct clk timer0_clk = {
369 .parent = &pll1_aux_clk,
370 .lpsc = DAVINCI_LPSC_TIMER0,
373 static struct clk timer1_clk = {
375 .parent = &pll1_aux_clk,
376 .lpsc = DAVINCI_LPSC_TIMER1,
379 static struct clk timer2_clk = {
381 .parent = &pll1_aux_clk,
382 .lpsc = DAVINCI_LPSC_TIMER2,
386 static struct clk timer3_clk = {
388 .parent = &pll1_aux_clk,
389 .lpsc = DM365_LPSC_TIMER3,
392 static struct clk usb_clk = {
394 .parent = &pll1_aux_clk,
395 .lpsc = DAVINCI_LPSC_USB,
398 static struct clk emac_clk = {
400 .parent = &pll1_sysclk4,
401 .lpsc = DM365_LPSC_EMAC,
404 static struct clk voicecodec_clk = {
405 .name = "voice_codec",
406 .parent = &pll2_sysclk4,
407 .lpsc = DM365_LPSC_VOICE_CODEC,
410 static struct clk asp0_clk = {
412 .parent = &pll1_sysclk4,
413 .lpsc = DM365_LPSC_McBSP1,
416 static struct clk rto_clk = {
418 .parent = &pll1_sysclk4,
419 .lpsc = DM365_LPSC_RTO,
422 static struct clk mjcp_clk = {
424 .parent = &pll1_sysclk3,
425 .lpsc = DM365_LPSC_MJCP,
428 static struct clk_lookup dm365_clks[] = {
429 CLK(NULL, "ref", &ref_clk),
430 CLK(NULL, "pll1", &pll1_clk),
431 CLK(NULL, "pll1_aux", &pll1_aux_clk),
432 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
433 CLK(NULL, "clkout0", &clkout0_clk),
434 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
435 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
436 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
437 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
438 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
439 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
440 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
441 CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
442 CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
443 CLK(NULL, "pll2", &pll2_clk),
444 CLK(NULL, "pll2_aux", &pll2_aux_clk),
445 CLK(NULL, "clkout1", &clkout1_clk),
446 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
447 CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
448 CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
449 CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
450 CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
451 CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
452 CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
453 CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
454 CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
455 CLK(NULL, "vpss_dac", &vpss_dac_clk),
456 CLK("vpss", "master", &vpss_master_clk),
457 CLK("vpss", "slave", &vpss_slave_clk),
458 CLK(NULL, "arm", &arm_clk),
459 CLK("serial8250.0", NULL, &uart0_clk),
460 CLK("serial8250.1", NULL, &uart1_clk),
461 CLK("i2c_davinci.1", NULL, &i2c_clk),
462 CLK("da830-mmc.0", NULL, &mmcsd0_clk),
463 CLK("da830-mmc.1", NULL, &mmcsd1_clk),
464 CLK("spi_davinci.0", NULL, &spi0_clk),
465 CLK("spi_davinci.1", NULL, &spi1_clk),
466 CLK("spi_davinci.2", NULL, &spi2_clk),
467 CLK("spi_davinci.3", NULL, &spi3_clk),
468 CLK("spi_davinci.4", NULL, &spi4_clk),
469 CLK(NULL, "gpio", &gpio_clk),
470 CLK(NULL, "aemif", &aemif_clk),
471 CLK(NULL, "pwm0", &pwm0_clk),
472 CLK(NULL, "pwm1", &pwm1_clk),
473 CLK(NULL, "pwm2", &pwm2_clk),
474 CLK(NULL, "pwm3", &pwm3_clk),
475 CLK(NULL, "timer0", &timer0_clk),
476 CLK(NULL, "timer1", &timer1_clk),
477 CLK("davinci-wdt", NULL, &timer2_clk),
478 CLK(NULL, "timer3", &timer3_clk),
479 CLK(NULL, "usb", &usb_clk),
480 CLK("davinci_emac.1", NULL, &emac_clk),
481 CLK("davinci_mdio.0", "fck", &emac_clk),
482 CLK("davinci_voicecodec", NULL, &voicecodec_clk),
483 CLK("davinci-mcbsp", NULL, &asp0_clk),
484 CLK(NULL, "rto", &rto_clk),
485 CLK(NULL, "mjcp", &mjcp_clk),
486 CLK(NULL, NULL, NULL),
489 /*----------------------------------------------------------------------*/
495 static const struct mux_config dm365_pins[] = {
496 #ifdef CONFIG_DAVINCI_MUX
497 MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
499 MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
500 MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
501 MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
502 MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
503 MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
504 MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
506 MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
507 MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
509 MUX_CFG(DM365, AEMIF_AR_A14, 2, 0, 3, 1, false)
510 MUX_CFG(DM365, AEMIF_AR_BA0, 2, 0, 3, 2, false)
511 MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
512 MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
513 MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
514 MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
515 MUX_CFG(DM365, AEMIF_CE1, 2, 8, 1, 0, false)
516 MUX_CFG(DM365, AEMIF_WE_OE, 2, 9, 1, 0, false)
518 MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
519 MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
520 MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
521 MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
522 MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
523 MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
525 MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
526 MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
527 MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
528 MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
529 MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
531 MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
532 MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
533 MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
534 MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
535 MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
536 MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
538 MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
539 MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
540 MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
541 MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
542 MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
543 MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
544 MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
545 MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
546 MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
547 MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
548 MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
549 MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
550 MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
551 MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
552 MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
553 MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
554 MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
556 MUX_CFG(DM365, KEYSCAN, 2, 0, 0x3f, 0x3f, false)
558 MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
559 MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
560 MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
561 MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
562 MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
563 MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
564 MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
565 MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
566 MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
567 MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
568 MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
569 MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
571 MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
572 MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
573 MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
574 MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
575 MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
577 MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
578 MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
579 MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
580 MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
581 MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
583 MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
584 MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
585 MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
586 MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
587 MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
589 MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
590 MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
591 MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
592 MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
593 MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
595 MUX_CFG(DM365, CLKOUT0, 4, 20, 3, 3, false)
596 MUX_CFG(DM365, CLKOUT1, 4, 16, 3, 3, false)
597 MUX_CFG(DM365, CLKOUT2, 4, 8, 3, 3, false)
599 MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
600 MUX_CFG(DM365, GPIO30, 4, 6, 3, 0, false)
601 MUX_CFG(DM365, GPIO31, 4, 8, 3, 0, false)
602 MUX_CFG(DM365, GPIO32, 4, 10, 3, 0, false)
603 MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
604 MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
605 MUX_CFG(DM365, GPIO64_57, 2, 6, 1, 0, false)
607 MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
608 MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
609 MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
610 MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
611 MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
612 MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
613 MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
614 MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
615 MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
616 MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
618 INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
619 INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
620 INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
621 INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
622 INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
623 INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
624 INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
625 INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
626 INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
627 INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
628 INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
629 INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
630 INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
631 INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
632 INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
633 INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
634 INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
635 INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
637 EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
638 EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
639 EVT_CFG(DM365, EVT2_VC_TX, 0, 1, 1, false)
640 EVT_CFG(DM365, EVT3_VC_RX, 1, 1, 1, false)
644 static u64 dm365_spi0_dma_mask = DMA_BIT_MASK(32);
646 static struct davinci_spi_platform_data dm365_spi0_pdata = {
647 .version = SPI_VERSION_1,
649 .dma_event_q = EVENTQ_3,
650 .prescaler_limit = 1,
653 static struct resource dm365_spi0_resources[] = {
657 .flags = IORESOURCE_MEM,
660 .start = IRQ_DM365_SPIINT0_0,
661 .flags = IORESOURCE_IRQ,
665 .flags = IORESOURCE_DMA,
669 .flags = IORESOURCE_DMA,
673 static struct platform_device dm365_spi0_device = {
674 .name = "spi_davinci",
677 .dma_mask = &dm365_spi0_dma_mask,
678 .coherent_dma_mask = DMA_BIT_MASK(32),
679 .platform_data = &dm365_spi0_pdata,
681 .num_resources = ARRAY_SIZE(dm365_spi0_resources),
682 .resource = dm365_spi0_resources,
685 void __init dm365_init_spi0(unsigned chipselect_mask,
686 const struct spi_board_info *info, unsigned len)
688 davinci_cfg_reg(DM365_SPI0_SCLK);
689 davinci_cfg_reg(DM365_SPI0_SDI);
690 davinci_cfg_reg(DM365_SPI0_SDO);
692 /* not all slaves will be wired up */
693 if (chipselect_mask & BIT(0))
694 davinci_cfg_reg(DM365_SPI0_SDENA0);
695 if (chipselect_mask & BIT(1))
696 davinci_cfg_reg(DM365_SPI0_SDENA1);
698 spi_register_board_info(info, len);
700 platform_device_register(&dm365_spi0_device);
703 static struct resource dm365_gpio_resources[] = {
705 .start = DAVINCI_GPIO_BASE,
706 .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
707 .flags = IORESOURCE_MEM,
710 .start = IRQ_DM365_GPIO0,
711 .end = IRQ_DM365_GPIO7,
712 .flags = IORESOURCE_IRQ,
716 static struct davinci_gpio_platform_data dm365_gpio_platform_data = {
721 int __init dm365_gpio_register(void)
723 return davinci_gpio_register(dm365_gpio_resources,
724 ARRAY_SIZE(dm365_gpio_resources),
725 &dm365_gpio_platform_data);
728 static struct emac_platform_data dm365_emac_pdata = {
729 .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
730 .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
731 .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
732 .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
733 .version = EMAC_VERSION_2,
736 static struct resource dm365_emac_resources[] = {
738 .start = DM365_EMAC_BASE,
739 .end = DM365_EMAC_BASE + SZ_16K - 1,
740 .flags = IORESOURCE_MEM,
743 .start = IRQ_DM365_EMAC_RXTHRESH,
744 .end = IRQ_DM365_EMAC_RXTHRESH,
745 .flags = IORESOURCE_IRQ,
748 .start = IRQ_DM365_EMAC_RXPULSE,
749 .end = IRQ_DM365_EMAC_RXPULSE,
750 .flags = IORESOURCE_IRQ,
753 .start = IRQ_DM365_EMAC_TXPULSE,
754 .end = IRQ_DM365_EMAC_TXPULSE,
755 .flags = IORESOURCE_IRQ,
758 .start = IRQ_DM365_EMAC_MISCPULSE,
759 .end = IRQ_DM365_EMAC_MISCPULSE,
760 .flags = IORESOURCE_IRQ,
764 static struct platform_device dm365_emac_device = {
765 .name = "davinci_emac",
768 .platform_data = &dm365_emac_pdata,
770 .num_resources = ARRAY_SIZE(dm365_emac_resources),
771 .resource = dm365_emac_resources,
774 static struct resource dm365_mdio_resources[] = {
776 .start = DM365_EMAC_MDIO_BASE,
777 .end = DM365_EMAC_MDIO_BASE + SZ_4K - 1,
778 .flags = IORESOURCE_MEM,
782 static struct platform_device dm365_mdio_device = {
783 .name = "davinci_mdio",
785 .num_resources = ARRAY_SIZE(dm365_mdio_resources),
786 .resource = dm365_mdio_resources,
789 static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
797 [IRQ_DM365_INSFINT] = 7,
801 [IRQ_DM365_IMCOPINT] = 4,
803 [IRQ_DM365_RTOINT] = 7,
804 [IRQ_DM365_TINT5] = 7,
805 [IRQ_DM365_TINT6] = 5,
811 [IRQ_DM365_SPINT2_1] = 7,
812 [IRQ_DM365_TINT7] = 7,
813 [IRQ_DM365_SDIOINT0] = 7,
817 [IRQ_DM365_MMCINT1] = 7,
818 [IRQ_DM365_PWMINT3] = 7,
820 [IRQ_DM365_SDIOINT1] = 2,
821 [IRQ_TINT0_TINT12] = 7,
822 [IRQ_TINT0_TINT34] = 7,
823 [IRQ_TINT1_TINT12] = 7,
824 [IRQ_TINT1_TINT34] = 7,
831 [IRQ_DM365_RTCINT] = 3,
832 [IRQ_DM365_SPIINT0_0] = 3,
833 [IRQ_DM365_SPIINT3_0] = 3,
834 [IRQ_DM365_GPIO0] = 3,
835 [IRQ_DM365_GPIO1] = 7,
836 [IRQ_DM365_GPIO2] = 4,
837 [IRQ_DM365_GPIO3] = 4,
838 [IRQ_DM365_GPIO4] = 7,
839 [IRQ_DM365_GPIO5] = 7,
840 [IRQ_DM365_GPIO6] = 7,
841 [IRQ_DM365_GPIO7] = 7,
842 [IRQ_DM365_EMAC_RXTHRESH] = 7,
843 [IRQ_DM365_EMAC_RXPULSE] = 7,
844 [IRQ_DM365_EMAC_TXPULSE] = 7,
845 [IRQ_DM365_EMAC_MISCPULSE] = 7,
846 [IRQ_DM365_GPIO12] = 7,
847 [IRQ_DM365_GPIO13] = 7,
848 [IRQ_DM365_GPIO14] = 7,
849 [IRQ_DM365_GPIO15] = 7,
850 [IRQ_DM365_KEYINT] = 7,
851 [IRQ_DM365_TCERRINT2] = 7,
852 [IRQ_DM365_TCERRINT3] = 7,
853 [IRQ_DM365_EMUINT] = 7,
856 /* Four Transfer Controllers on DM365 */
857 static s8 dm365_queue_priority_mapping[][2] = {
858 /* {event queue no, Priority} */
866 static const struct dma_slave_map dm365_edma_map[] = {
867 { "davinci-mcbsp", "tx", EDMA_FILTER_PARAM(0, 2) },
868 { "davinci-mcbsp", "rx", EDMA_FILTER_PARAM(0, 3) },
869 { "davinci_voicecodec", "tx", EDMA_FILTER_PARAM(0, 2) },
870 { "davinci_voicecodec", "rx", EDMA_FILTER_PARAM(0, 3) },
871 { "spi_davinci.2", "tx", EDMA_FILTER_PARAM(0, 10) },
872 { "spi_davinci.2", "rx", EDMA_FILTER_PARAM(0, 11) },
873 { "spi_davinci.1", "tx", EDMA_FILTER_PARAM(0, 14) },
874 { "spi_davinci.1", "rx", EDMA_FILTER_PARAM(0, 15) },
875 { "spi_davinci.0", "tx", EDMA_FILTER_PARAM(0, 16) },
876 { "spi_davinci.0", "rx", EDMA_FILTER_PARAM(0, 17) },
877 { "spi_davinci.3", "tx", EDMA_FILTER_PARAM(0, 18) },
878 { "spi_davinci.3", "rx", EDMA_FILTER_PARAM(0, 19) },
879 { "dm6441-mmc.0", "rx", EDMA_FILTER_PARAM(0, 26) },
880 { "dm6441-mmc.0", "tx", EDMA_FILTER_PARAM(0, 27) },
881 { "dm6441-mmc.1", "rx", EDMA_FILTER_PARAM(0, 30) },
882 { "dm6441-mmc.1", "tx", EDMA_FILTER_PARAM(0, 31) },
885 static struct edma_soc_info dm365_edma_pdata = {
886 .queue_priority_mapping = dm365_queue_priority_mapping,
887 .default_queue = EVENTQ_3,
888 .slave_map = dm365_edma_map,
889 .slavecnt = ARRAY_SIZE(dm365_edma_map),
892 static struct resource edma_resources[] = {
896 .end = 0x01c00000 + SZ_64K - 1,
897 .flags = IORESOURCE_MEM,
902 .end = 0x01c10000 + SZ_1K - 1,
903 .flags = IORESOURCE_MEM,
908 .end = 0x01c10400 + SZ_1K - 1,
909 .flags = IORESOURCE_MEM,
914 .end = 0x01c10800 + SZ_1K - 1,
915 .flags = IORESOURCE_MEM,
920 .end = 0x01c10c00 + SZ_1K - 1,
921 .flags = IORESOURCE_MEM,
924 .name = "edma3_ccint",
926 .flags = IORESOURCE_IRQ,
929 .name = "edma3_ccerrint",
930 .start = IRQ_CCERRINT,
931 .flags = IORESOURCE_IRQ,
933 /* not using TC*_ERR */
936 static struct platform_device dm365_edma_device = {
939 .dev.platform_data = &dm365_edma_pdata,
940 .num_resources = ARRAY_SIZE(edma_resources),
941 .resource = edma_resources,
944 static struct resource dm365_asp_resources[] = {
947 .start = DAVINCI_DM365_ASP0_BASE,
948 .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
949 .flags = IORESOURCE_MEM,
952 .start = DAVINCI_DMA_ASP0_TX,
953 .end = DAVINCI_DMA_ASP0_TX,
954 .flags = IORESOURCE_DMA,
957 .start = DAVINCI_DMA_ASP0_RX,
958 .end = DAVINCI_DMA_ASP0_RX,
959 .flags = IORESOURCE_DMA,
963 static struct platform_device dm365_asp_device = {
964 .name = "davinci-mcbsp",
966 .num_resources = ARRAY_SIZE(dm365_asp_resources),
967 .resource = dm365_asp_resources,
970 static struct resource dm365_vc_resources[] = {
972 .start = DAVINCI_DM365_VC_BASE,
973 .end = DAVINCI_DM365_VC_BASE + SZ_1K - 1,
974 .flags = IORESOURCE_MEM,
977 .start = DAVINCI_DMA_VC_TX,
978 .end = DAVINCI_DMA_VC_TX,
979 .flags = IORESOURCE_DMA,
982 .start = DAVINCI_DMA_VC_RX,
983 .end = DAVINCI_DMA_VC_RX,
984 .flags = IORESOURCE_DMA,
988 static struct platform_device dm365_vc_device = {
989 .name = "davinci_voicecodec",
991 .num_resources = ARRAY_SIZE(dm365_vc_resources),
992 .resource = dm365_vc_resources,
995 static struct resource dm365_rtc_resources[] = {
997 .start = DM365_RTC_BASE,
998 .end = DM365_RTC_BASE + SZ_1K - 1,
999 .flags = IORESOURCE_MEM,
1002 .start = IRQ_DM365_RTCINT,
1003 .flags = IORESOURCE_IRQ,
1007 static struct platform_device dm365_rtc_device = {
1008 .name = "rtc_davinci",
1010 .num_resources = ARRAY_SIZE(dm365_rtc_resources),
1011 .resource = dm365_rtc_resources,
1014 static struct map_desc dm365_io_desc[] = {
1017 .pfn = __phys_to_pfn(IO_PHYS),
1023 static struct resource dm365_ks_resources[] = {
1026 .start = DM365_KEYSCAN_BASE,
1027 .end = DM365_KEYSCAN_BASE + SZ_1K - 1,
1028 .flags = IORESOURCE_MEM,
1032 .start = IRQ_DM365_KEYINT,
1033 .end = IRQ_DM365_KEYINT,
1034 .flags = IORESOURCE_IRQ,
1038 static struct platform_device dm365_ks_device = {
1039 .name = "davinci_keyscan",
1041 .num_resources = ARRAY_SIZE(dm365_ks_resources),
1042 .resource = dm365_ks_resources,
1045 /* Contents of JTAG ID register used to identify exact cpu type */
1046 static struct davinci_id dm365_ids[] = {
1050 .manufacturer = 0x017,
1051 .cpu_id = DAVINCI_CPU_ID_DM365,
1052 .name = "dm365_rev1.1",
1057 .manufacturer = 0x017,
1058 .cpu_id = DAVINCI_CPU_ID_DM365,
1059 .name = "dm365_rev1.2",
1063 static u32 dm365_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
1065 static struct davinci_timer_info dm365_timer_info = {
1066 .timers = davinci_timer_instance,
1067 .clockevent_id = T0_BOT,
1068 .clocksource_id = T0_TOP,
1071 #define DM365_UART1_BASE (IO_PHYS + 0x106000)
1073 static struct plat_serial8250_port dm365_serial0_platform_data[] = {
1075 .mapbase = DAVINCI_UART0_BASE,
1076 .irq = IRQ_UARTINT0,
1077 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
1086 static struct plat_serial8250_port dm365_serial1_platform_data[] = {
1088 .mapbase = DM365_UART1_BASE,
1089 .irq = IRQ_UARTINT1,
1090 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
1100 struct platform_device dm365_serial_device[] = {
1102 .name = "serial8250",
1103 .id = PLAT8250_DEV_PLATFORM,
1105 .platform_data = dm365_serial0_platform_data,
1109 .name = "serial8250",
1110 .id = PLAT8250_DEV_PLATFORM1,
1112 .platform_data = dm365_serial1_platform_data,
1119 static struct davinci_soc_info davinci_soc_info_dm365 = {
1120 .io_desc = dm365_io_desc,
1121 .io_desc_num = ARRAY_SIZE(dm365_io_desc),
1122 .jtag_id_reg = 0x01c40028,
1124 .ids_num = ARRAY_SIZE(dm365_ids),
1125 .cpu_clks = dm365_clks,
1126 .psc_bases = dm365_psc_bases,
1127 .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
1128 .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
1129 .pinmux_pins = dm365_pins,
1130 .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
1131 .intc_base = DAVINCI_ARM_INTC_BASE,
1132 .intc_type = DAVINCI_INTC_TYPE_AINTC,
1133 .intc_irq_prios = dm365_default_priorities,
1134 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
1135 .timer_info = &dm365_timer_info,
1136 .emac_pdata = &dm365_emac_pdata,
1137 .sram_dma = 0x00010000,
1141 void __init dm365_init_asp(void)
1143 davinci_cfg_reg(DM365_MCBSP0_BDX);
1144 davinci_cfg_reg(DM365_MCBSP0_X);
1145 davinci_cfg_reg(DM365_MCBSP0_BFSX);
1146 davinci_cfg_reg(DM365_MCBSP0_BDR);
1147 davinci_cfg_reg(DM365_MCBSP0_R);
1148 davinci_cfg_reg(DM365_MCBSP0_BFSR);
1149 davinci_cfg_reg(DM365_EVT2_ASP_TX);
1150 davinci_cfg_reg(DM365_EVT3_ASP_RX);
1151 platform_device_register(&dm365_asp_device);
1154 void __init dm365_init_vc(void)
1156 davinci_cfg_reg(DM365_EVT2_VC_TX);
1157 davinci_cfg_reg(DM365_EVT3_VC_RX);
1158 platform_device_register(&dm365_vc_device);
1161 void __init dm365_init_ks(struct davinci_ks_platform_data *pdata)
1163 dm365_ks_device.dev.platform_data = pdata;
1164 platform_device_register(&dm365_ks_device);
1167 void __init dm365_init_rtc(void)
1169 davinci_cfg_reg(DM365_INT_PRTCSS);
1170 platform_device_register(&dm365_rtc_device);
1173 void __init dm365_init(void)
1175 davinci_common_init(&davinci_soc_info_dm365);
1176 davinci_map_sysmod();
1177 davinci_clk_init(davinci_soc_info_dm365.cpu_clks);
1180 static struct resource dm365_vpss_resources[] = {
1182 /* VPSS ISP5 Base address */
1184 .start = 0x01c70000,
1185 .end = 0x01c70000 + 0xff,
1186 .flags = IORESOURCE_MEM,
1189 /* VPSS CLK Base address */
1191 .start = 0x01c70200,
1192 .end = 0x01c70200 + 0xff,
1193 .flags = IORESOURCE_MEM,
1197 static struct platform_device dm365_vpss_device = {
1200 .dev.platform_data = "dm365_vpss",
1201 .num_resources = ARRAY_SIZE(dm365_vpss_resources),
1202 .resource = dm365_vpss_resources,
1205 static struct resource vpfe_resources[] = {
1207 .start = IRQ_VDINT0,
1209 .flags = IORESOURCE_IRQ,
1212 .start = IRQ_VDINT1,
1214 .flags = IORESOURCE_IRQ,
1218 static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
1219 static struct platform_device vpfe_capture_dev = {
1220 .name = CAPTURE_DRV_NAME,
1222 .num_resources = ARRAY_SIZE(vpfe_resources),
1223 .resource = vpfe_resources,
1225 .dma_mask = &vpfe_capture_dma_mask,
1226 .coherent_dma_mask = DMA_BIT_MASK(32),
1230 static void dm365_isif_setup_pinmux(void)
1232 davinci_cfg_reg(DM365_VIN_CAM_WEN);
1233 davinci_cfg_reg(DM365_VIN_CAM_VD);
1234 davinci_cfg_reg(DM365_VIN_CAM_HD);
1235 davinci_cfg_reg(DM365_VIN_YIN4_7_EN);
1236 davinci_cfg_reg(DM365_VIN_YIN0_3_EN);
1239 static struct resource isif_resource[] = {
1240 /* ISIF Base address */
1242 .start = 0x01c71000,
1243 .end = 0x01c71000 + 0x1ff,
1244 .flags = IORESOURCE_MEM,
1246 /* ISIF Linearization table 0 */
1249 .end = 0x1C7C000 + 0x2ff,
1250 .flags = IORESOURCE_MEM,
1252 /* ISIF Linearization table 1 */
1255 .end = 0x1C7C400 + 0x2ff,
1256 .flags = IORESOURCE_MEM,
1259 static struct platform_device dm365_isif_dev = {
1262 .num_resources = ARRAY_SIZE(isif_resource),
1263 .resource = isif_resource,
1265 .dma_mask = &vpfe_capture_dma_mask,
1266 .coherent_dma_mask = DMA_BIT_MASK(32),
1267 .platform_data = dm365_isif_setup_pinmux,
1271 static struct resource dm365_osd_resources[] = {
1273 .start = DM365_OSD_BASE,
1274 .end = DM365_OSD_BASE + 0xff,
1275 .flags = IORESOURCE_MEM,
1279 static u64 dm365_video_dma_mask = DMA_BIT_MASK(32);
1281 static struct platform_device dm365_osd_dev = {
1282 .name = DM365_VPBE_OSD_SUBDEV_NAME,
1284 .num_resources = ARRAY_SIZE(dm365_osd_resources),
1285 .resource = dm365_osd_resources,
1287 .dma_mask = &dm365_video_dma_mask,
1288 .coherent_dma_mask = DMA_BIT_MASK(32),
1292 static struct resource dm365_venc_resources[] = {
1294 .start = IRQ_VENCINT,
1296 .flags = IORESOURCE_IRQ,
1298 /* venc registers io space */
1300 .start = DM365_VENC_BASE,
1301 .end = DM365_VENC_BASE + 0x177,
1302 .flags = IORESOURCE_MEM,
1304 /* vdaccfg registers io space */
1306 .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
1307 .end = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
1308 .flags = IORESOURCE_MEM,
1312 static struct resource dm365_v4l2_disp_resources[] = {
1314 .start = IRQ_VENCINT,
1316 .flags = IORESOURCE_IRQ,
1318 /* venc registers io space */
1320 .start = DM365_VENC_BASE,
1321 .end = DM365_VENC_BASE + 0x177,
1322 .flags = IORESOURCE_MEM,
1326 static int dm365_vpbe_setup_pinmux(u32 if_type, int field)
1329 case MEDIA_BUS_FMT_SGRBG8_1X8:
1330 davinci_cfg_reg(DM365_VOUT_FIELD_G81);
1331 davinci_cfg_reg(DM365_VOUT_COUTL_EN);
1332 davinci_cfg_reg(DM365_VOUT_COUTH_EN);
1334 case MEDIA_BUS_FMT_YUYV10_1X20:
1336 davinci_cfg_reg(DM365_VOUT_FIELD);
1338 davinci_cfg_reg(DM365_VOUT_FIELD_G81);
1339 davinci_cfg_reg(DM365_VOUT_COUTL_EN);
1340 davinci_cfg_reg(DM365_VOUT_COUTH_EN);
1349 static int dm365_venc_setup_clock(enum vpbe_enc_timings_type type,
1350 unsigned int pclock)
1352 void __iomem *vpss_clkctl_reg;
1355 vpss_clkctl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
1359 val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
1361 case VPBE_ENC_DV_TIMINGS:
1362 if (pclock <= 27000000) {
1363 val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
1365 /* set sysclk4 to output 74.25 MHz from pll1 */
1366 val = VPSS_PLLC2SYSCLK5_ENABLE | VPSS_DACCLKEN_ENABLE |
1367 VPSS_VENCCLKEN_ENABLE;
1373 writel(val, vpss_clkctl_reg);
1378 static struct platform_device dm365_vpbe_display = {
1379 .name = "vpbe-v4l2",
1381 .num_resources = ARRAY_SIZE(dm365_v4l2_disp_resources),
1382 .resource = dm365_v4l2_disp_resources,
1384 .dma_mask = &dm365_video_dma_mask,
1385 .coherent_dma_mask = DMA_BIT_MASK(32),
1389 static struct venc_platform_data dm365_venc_pdata = {
1390 .setup_pinmux = dm365_vpbe_setup_pinmux,
1391 .setup_clock = dm365_venc_setup_clock,
1394 static struct platform_device dm365_venc_dev = {
1395 .name = DM365_VPBE_VENC_SUBDEV_NAME,
1397 .num_resources = ARRAY_SIZE(dm365_venc_resources),
1398 .resource = dm365_venc_resources,
1400 .dma_mask = &dm365_video_dma_mask,
1401 .coherent_dma_mask = DMA_BIT_MASK(32),
1402 .platform_data = (void *)&dm365_venc_pdata,
1406 static struct platform_device dm365_vpbe_dev = {
1407 .name = "vpbe_controller",
1410 .dma_mask = &dm365_video_dma_mask,
1411 .coherent_dma_mask = DMA_BIT_MASK(32),
1415 int __init dm365_init_video(struct vpfe_config *vpfe_cfg,
1416 struct vpbe_config *vpbe_cfg)
1418 if (vpfe_cfg || vpbe_cfg)
1419 platform_device_register(&dm365_vpss_device);
1422 vpfe_capture_dev.dev.platform_data = vpfe_cfg;
1423 platform_device_register(&dm365_isif_dev);
1424 platform_device_register(&vpfe_capture_dev);
1427 dm365_vpbe_dev.dev.platform_data = vpbe_cfg;
1428 platform_device_register(&dm365_osd_dev);
1429 platform_device_register(&dm365_venc_dev);
1430 platform_device_register(&dm365_vpbe_dev);
1431 platform_device_register(&dm365_vpbe_display);
1437 static int __init dm365_init_devices(void)
1441 if (!cpu_is_davinci_dm365())
1444 davinci_cfg_reg(DM365_INT_EDMA_CC);
1445 platform_device_register(&dm365_edma_device);
1447 platform_device_register(&dm365_mdio_device);
1448 platform_device_register(&dm365_emac_device);
1450 ret = davinci_init_wdt();
1452 pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
1456 postcore_initcall(dm365_init_devices);