GNU Linux-libre 4.9.301-gnu1
[releases.git] / arch / arm / include / asm / cputype.h
1 #ifndef __ASM_ARM_CPUTYPE_H
2 #define __ASM_ARM_CPUTYPE_H
3
4 #include <linux/stringify.h>
5 #include <linux/kernel.h>
6
7 #define CPUID_ID        0
8 #define CPUID_CACHETYPE 1
9 #define CPUID_TCM       2
10 #define CPUID_TLBTYPE   3
11 #define CPUID_MPUIR     4
12 #define CPUID_MPIDR     5
13 #define CPUID_REVIDR    6
14
15 #ifdef CONFIG_CPU_V7M
16 #define CPUID_EXT_PFR0  0x40
17 #define CPUID_EXT_PFR1  0x44
18 #define CPUID_EXT_DFR0  0x48
19 #define CPUID_EXT_AFR0  0x4c
20 #define CPUID_EXT_MMFR0 0x50
21 #define CPUID_EXT_MMFR1 0x54
22 #define CPUID_EXT_MMFR2 0x58
23 #define CPUID_EXT_MMFR3 0x5c
24 #define CPUID_EXT_ISAR0 0x60
25 #define CPUID_EXT_ISAR1 0x64
26 #define CPUID_EXT_ISAR2 0x68
27 #define CPUID_EXT_ISAR3 0x6c
28 #define CPUID_EXT_ISAR4 0x70
29 #define CPUID_EXT_ISAR5 0x74
30 #else
31 #define CPUID_EXT_PFR0  "c1, 0"
32 #define CPUID_EXT_PFR1  "c1, 1"
33 #define CPUID_EXT_DFR0  "c1, 2"
34 #define CPUID_EXT_AFR0  "c1, 3"
35 #define CPUID_EXT_MMFR0 "c1, 4"
36 #define CPUID_EXT_MMFR1 "c1, 5"
37 #define CPUID_EXT_MMFR2 "c1, 6"
38 #define CPUID_EXT_MMFR3 "c1, 7"
39 #define CPUID_EXT_ISAR0 "c2, 0"
40 #define CPUID_EXT_ISAR1 "c2, 1"
41 #define CPUID_EXT_ISAR2 "c2, 2"
42 #define CPUID_EXT_ISAR3 "c2, 3"
43 #define CPUID_EXT_ISAR4 "c2, 4"
44 #define CPUID_EXT_ISAR5 "c2, 5"
45 #endif
46
47 #define MPIDR_SMP_BITMASK (0x3 << 30)
48 #define MPIDR_SMP_VALUE (0x2 << 30)
49
50 #define MPIDR_MT_BITMASK (0x1 << 24)
51
52 #define MPIDR_HWID_BITMASK 0xFFFFFF
53
54 #define MPIDR_INVALID (~MPIDR_HWID_BITMASK)
55
56 #define MPIDR_LEVEL_BITS 8
57 #define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
58 #define MPIDR_LEVEL_SHIFT(level) (MPIDR_LEVEL_BITS * level)
59
60 #define MPIDR_AFFINITY_LEVEL(mpidr, level) \
61         ((mpidr >> (MPIDR_LEVEL_BITS * level)) & MPIDR_LEVEL_MASK)
62
63 #define ARM_CPU_IMP_ARM                 0x41
64 #define ARM_CPU_IMP_DEC                 0x44
65 #define ARM_CPU_IMP_INTEL               0x69
66
67 /* ARM implemented processors */
68 #define ARM_CPU_PART_ARM1136            0x4100b360
69 #define ARM_CPU_PART_ARM1156            0x4100b560
70 #define ARM_CPU_PART_ARM1176            0x4100b760
71 #define ARM_CPU_PART_ARM11MPCORE        0x4100b020
72 #define ARM_CPU_PART_CORTEX_A8          0x4100c080
73 #define ARM_CPU_PART_CORTEX_A9          0x4100c090
74 #define ARM_CPU_PART_CORTEX_A5          0x4100c050
75 #define ARM_CPU_PART_CORTEX_A7          0x4100c070
76 #define ARM_CPU_PART_CORTEX_A12         0x4100c0d0
77 #define ARM_CPU_PART_CORTEX_A17         0x4100c0e0
78 #define ARM_CPU_PART_CORTEX_A15         0x4100c0f0
79 #define ARM_CPU_PART_CORTEX_A53         0x4100d030
80 #define ARM_CPU_PART_CORTEX_A57         0x4100d070
81 #define ARM_CPU_PART_CORTEX_A72         0x4100d080
82 #define ARM_CPU_PART_CORTEX_A73         0x4100d090
83 #define ARM_CPU_PART_CORTEX_A75         0x4100d0a0
84 #define ARM_CPU_PART_MASK               0xff00fff0
85
86 /* Broadcom cores */
87 #define ARM_CPU_PART_BRAHMA_B15         0x420000f0
88
89 /* DEC implemented cores */
90 #define ARM_CPU_PART_SA1100             0x4400a110
91
92 /* Intel implemented cores */
93 #define ARM_CPU_PART_SA1110             0x6900b110
94 #define ARM_CPU_REV_SA1110_A0           0
95 #define ARM_CPU_REV_SA1110_B0           4
96 #define ARM_CPU_REV_SA1110_B1           5
97 #define ARM_CPU_REV_SA1110_B2           6
98 #define ARM_CPU_REV_SA1110_B4           8
99
100 #define ARM_CPU_XSCALE_ARCH_MASK        0xe000
101 #define ARM_CPU_XSCALE_ARCH_V1          0x2000
102 #define ARM_CPU_XSCALE_ARCH_V2          0x4000
103 #define ARM_CPU_XSCALE_ARCH_V3          0x6000
104
105 /* Qualcomm implemented cores */
106 #define ARM_CPU_PART_SCORPION           0x510002d0
107
108 extern unsigned int processor_id;
109 struct proc_info_list *lookup_processor(u32 midr);
110
111 #ifdef CONFIG_CPU_CP15
112 #define read_cpuid(reg)                                                 \
113         ({                                                              \
114                 unsigned int __val;                                     \
115                 asm("mrc        p15, 0, %0, c0, c0, " __stringify(reg)  \
116                     : "=r" (__val)                                      \
117                     :                                                   \
118                     : "cc");                                            \
119                 __val;                                                  \
120         })
121
122 /*
123  * The memory clobber prevents gcc 4.5 from reordering the mrc before
124  * any is_smp() tests, which can cause undefined instruction aborts on
125  * ARM1136 r0 due to the missing extended CP15 registers.
126  */
127 #define read_cpuid_ext(ext_reg)                                         \
128         ({                                                              \
129                 unsigned int __val;                                     \
130                 asm("mrc        p15, 0, %0, c0, " ext_reg               \
131                     : "=r" (__val)                                      \
132                     :                                                   \
133                     : "memory");                                        \
134                 __val;                                                  \
135         })
136
137 #elif defined(CONFIG_CPU_V7M)
138
139 #include <asm/io.h>
140 #include <asm/v7m.h>
141
142 #define read_cpuid(reg)                                                 \
143         ({                                                              \
144                 WARN_ON_ONCE(1);                                        \
145                 0;                                                      \
146         })
147
148 static inline unsigned int __attribute_const__ read_cpuid_ext(unsigned offset)
149 {
150         return readl(BASEADDR_V7M_SCB + offset);
151 }
152
153 #else /* ifdef CONFIG_CPU_CP15 / elif defined (CONFIG_CPU_V7M) */
154
155 /*
156  * read_cpuid and read_cpuid_ext should only ever be called on machines that
157  * have cp15 so warn on other usages.
158  */
159 #define read_cpuid(reg)                                                 \
160         ({                                                              \
161                 WARN_ON_ONCE(1);                                        \
162                 0;                                                      \
163         })
164
165 #define read_cpuid_ext(reg) read_cpuid(reg)
166
167 #endif /* ifdef CONFIG_CPU_CP15 / else */
168
169 #ifdef CONFIG_CPU_CP15
170 /*
171  * The CPU ID never changes at run time, so we might as well tell the
172  * compiler that it's constant.  Use this function to read the CPU ID
173  * rather than directly reading processor_id or read_cpuid() directly.
174  */
175 static inline unsigned int __attribute_const__ read_cpuid_id(void)
176 {
177         return read_cpuid(CPUID_ID);
178 }
179
180 static inline unsigned int __attribute_const__ read_cpuid_cachetype(void)
181 {
182         return read_cpuid(CPUID_CACHETYPE);
183 }
184
185 #elif defined(CONFIG_CPU_V7M)
186
187 static inline unsigned int __attribute_const__ read_cpuid_id(void)
188 {
189         return readl(BASEADDR_V7M_SCB + V7M_SCB_CPUID);
190 }
191
192 static inline unsigned int __attribute_const__ read_cpuid_cachetype(void)
193 {
194         return readl(BASEADDR_V7M_SCB + V7M_SCB_CTR);
195 }
196
197 #else /* ifdef CONFIG_CPU_CP15 / elif defined(CONFIG_CPU_V7M) */
198
199 static inline unsigned int __attribute_const__ read_cpuid_id(void)
200 {
201         return processor_id;
202 }
203
204 #endif /* ifdef CONFIG_CPU_CP15 / else */
205
206 static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
207 {
208         return (read_cpuid_id() & 0xFF000000) >> 24;
209 }
210
211 static inline unsigned int __attribute_const__ read_cpuid_revision(void)
212 {
213         return read_cpuid_id() & 0x0000000f;
214 }
215
216 /*
217  * The CPU part number is meaningless without referring to the CPU
218  * implementer: implementers are free to define their own part numbers
219  * which are permitted to clash with other implementer part numbers.
220  */
221 static inline unsigned int __attribute_const__ read_cpuid_part(void)
222 {
223         return read_cpuid_id() & ARM_CPU_PART_MASK;
224 }
225
226 static inline unsigned int __attribute_const__ __deprecated read_cpuid_part_number(void)
227 {
228         return read_cpuid_id() & 0xFFF0;
229 }
230
231 static inline unsigned int __attribute_const__ xscale_cpu_arch_version(void)
232 {
233         return read_cpuid_id() & ARM_CPU_XSCALE_ARCH_MASK;
234 }
235
236 static inline unsigned int __attribute_const__ read_cpuid_tcmstatus(void)
237 {
238         return read_cpuid(CPUID_TCM);
239 }
240
241 static inline unsigned int __attribute_const__ read_cpuid_mpidr(void)
242 {
243         return read_cpuid(CPUID_MPIDR);
244 }
245
246 /* StrongARM-11x0 CPUs */
247 #define cpu_is_sa1100() (read_cpuid_part() == ARM_CPU_PART_SA1100)
248 #define cpu_is_sa1110() (read_cpuid_part() == ARM_CPU_PART_SA1110)
249
250 /*
251  * Intel's XScale3 core supports some v6 features (supersections, L2)
252  * but advertises itself as v5 as it does not support the v6 ISA.  For
253  * this reason, we need a way to explicitly test for this type of CPU.
254  */
255 #ifndef CONFIG_CPU_XSC3
256 #define cpu_is_xsc3()   0
257 #else
258 static inline int cpu_is_xsc3(void)
259 {
260         unsigned int id;
261         id = read_cpuid_id() & 0xffffe000;
262         /* It covers both Intel ID and Marvell ID */
263         if ((id == 0x69056000) || (id == 0x56056000))
264                 return 1;
265
266         return 0;
267 }
268 #endif
269
270 #if !defined(CONFIG_CPU_XSCALE) && !defined(CONFIG_CPU_XSC3) && \
271     !defined(CONFIG_CPU_MOHAWK)
272 #define cpu_is_xscale_family() 0
273 #else
274 static inline int cpu_is_xscale_family(void)
275 {
276         unsigned int id;
277         id = read_cpuid_id() & 0xffffe000;
278
279         switch (id) {
280         case 0x69052000: /* Intel XScale 1 */
281         case 0x69054000: /* Intel XScale 2 */
282         case 0x69056000: /* Intel XScale 3 */
283         case 0x56056000: /* Marvell XScale 3 */
284         case 0x56158000: /* Marvell Mohawk */
285                 return 1;
286         }
287
288         return 0;
289 }
290 #endif
291
292 /*
293  * Marvell's PJ4 and PJ4B cores are based on V7 version,
294  * but require a specical sequence for enabling coprocessors.
295  * For this reason, we need a way to distinguish them.
296  */
297 #if defined(CONFIG_CPU_PJ4) || defined(CONFIG_CPU_PJ4B)
298 static inline int cpu_is_pj4(void)
299 {
300         unsigned int id;
301
302         id = read_cpuid_id();
303         if ((id & 0xff0fff00) == 0x560f5800)
304                 return 1;
305
306         return 0;
307 }
308 #else
309 #define cpu_is_pj4()    0
310 #endif
311
312 static inline int __attribute_const__ cpuid_feature_extract_field(u32 features,
313                                                                   int field)
314 {
315         int feature = (features >> field) & 15;
316
317         /* feature registers are signed values */
318         if (feature > 7)
319                 feature -= 16;
320
321         return feature;
322 }
323
324 #define cpuid_feature_extract(reg, field) \
325         cpuid_feature_extract_field(read_cpuid_ext(reg), field)
326
327 #endif