1 // SPDX-License-Identifier: GPL-2.0
3 * Device Tree Source for the r8a7740 SoC
5 * Copyright (C) 2012 Renesas Solutions Corp.
8 #include <dt-bindings/clock/r8a7740-clock.h>
9 #include <dt-bindings/interrupt-controller/arm-gic.h>
10 #include <dt-bindings/interrupt-controller/irq.h>
13 compatible = "renesas,r8a7740";
14 interrupt-parent = <&gic>;
22 compatible = "arm,cortex-a9";
25 clock-frequency = <800000000>;
26 power-domains = <&pd_a3sm>;
27 next-level-cache = <&L2>;
31 gic: interrupt-controller@c2800000 {
32 compatible = "arm,pl390";
33 #interrupt-cells = <3>;
35 reg = <0xc2800000 0x1000>,
39 L2: cache-controller@f0100000 {
40 compatible = "arm,pl310-cache";
41 reg = <0xf0100000 0x1000>;
42 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
43 power-domains = <&pd_a3sm>;
44 arm,data-latency = <3 3 3>;
45 arm,tag-latency = <2 2 2>;
51 dbsc3: memory-controller@fe400000 {
52 compatible = "renesas,dbsc3-r8a7740";
53 reg = <0xfe400000 0x400>;
54 power-domains = <&pd_a4s>;
58 compatible = "arm,cortex-a9-pmu";
59 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
63 compatible = "arm,coresight-etm3x";
64 power-domains = <&pd_d4>;
68 reg = <0xfe910000 0x3000>;
69 compatible = "renesas,r8a7740-ceu";
70 interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
71 clocks = <&mstp1_clks R8A7740_CLK_CEU20>;
72 power-domains = <&pd_a4r>;
77 reg = <0xfe914000 0x3000>;
78 compatible = "renesas,r8a7740-ceu";
79 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
80 clocks = <&mstp1_clks R8A7740_CLK_CEU21>;
81 power-domains = <&pd_a4r>;
85 cmt1: timer@e6138000 {
86 compatible = "renesas,cmt-48-r8a7740", "renesas,cmt-48";
87 reg = <0xe6138000 0x170>;
88 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
89 clocks = <&mstp3_clks R8A7740_CLK_CMT1>;
91 power-domains = <&pd_c5>;
95 /* irqpin0: IRQ0 - IRQ7 */
96 irqpin0: interrupt-controller@e6900000 {
97 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
98 #interrupt-cells = <2>;
100 reg = <0xe6900000 4>,
105 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
106 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
107 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
108 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
109 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
110 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
111 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
112 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
113 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
114 power-domains = <&pd_a4s>;
117 /* irqpin1: IRQ8 - IRQ15 */
118 irqpin1: interrupt-controller@e6900004 {
119 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
120 #interrupt-cells = <2>;
121 interrupt-controller;
122 reg = <0xe6900004 4>,
127 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
128 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
129 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
130 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
131 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
132 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
133 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
134 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
135 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
136 power-domains = <&pd_a4s>;
139 /* irqpin2: IRQ16 - IRQ23 */
140 irqpin2: interrupt-controller@e6900008 {
141 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
142 #interrupt-cells = <2>;
143 interrupt-controller;
144 reg = <0xe6900008 4>,
149 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
150 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
151 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
152 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
153 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
154 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
155 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
156 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
157 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
158 power-domains = <&pd_a4s>;
161 /* irqpin3: IRQ24 - IRQ31 */
162 irqpin3: interrupt-controller@e690000c {
163 compatible = "renesas,intc-irqpin-r8a7740", "renesas,intc-irqpin";
164 #interrupt-cells = <2>;
165 interrupt-controller;
166 reg = <0xe690000c 4>,
171 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
172 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
173 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
174 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
175 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
176 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
177 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
178 GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
179 clocks = <&mstp2_clks R8A7740_CLK_INTCA>;
180 power-domains = <&pd_a4s>;
183 ether: ethernet@e9a00000 {
184 compatible = "renesas,gether-r8a7740";
185 reg = <0xe9a00000 0x800>,
187 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
188 clocks = <&mstp3_clks R8A7740_CLK_GETHER>;
189 power-domains = <&pd_a4s>;
191 #address-cells = <1>;
197 #address-cells = <1>;
199 compatible = "renesas,iic-r8a7740", "renesas,rmobile-iic";
200 reg = <0xfff20000 0x425>;
201 interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
202 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
203 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
204 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
205 clocks = <&mstp1_clks R8A7740_CLK_IIC0>;
206 power-domains = <&pd_a4r>;
211 #address-cells = <1>;
213 compatible = "renesas,iic-r8a7740", "renesas,rmobile-iic";
214 reg = <0xe6c20000 0x425>;
215 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH
216 GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH
217 GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH
218 GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
219 clocks = <&mstp3_clks R8A7740_CLK_IIC1>;
220 power-domains = <&pd_a3sp>;
224 scifa0: serial@e6c40000 {
225 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
226 reg = <0xe6c40000 0x100>;
227 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
228 clocks = <&mstp2_clks R8A7740_CLK_SCIFA0>;
230 power-domains = <&pd_a3sp>;
234 scifa1: serial@e6c50000 {
235 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
236 reg = <0xe6c50000 0x100>;
237 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
238 clocks = <&mstp2_clks R8A7740_CLK_SCIFA1>;
240 power-domains = <&pd_a3sp>;
244 scifa2: serial@e6c60000 {
245 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
246 reg = <0xe6c60000 0x100>;
247 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
248 clocks = <&mstp2_clks R8A7740_CLK_SCIFA2>;
250 power-domains = <&pd_a3sp>;
254 scifa3: serial@e6c70000 {
255 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
256 reg = <0xe6c70000 0x100>;
257 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
258 clocks = <&mstp2_clks R8A7740_CLK_SCIFA3>;
260 power-domains = <&pd_a3sp>;
264 scifa4: serial@e6c80000 {
265 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
266 reg = <0xe6c80000 0x100>;
267 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
268 clocks = <&mstp2_clks R8A7740_CLK_SCIFA4>;
270 power-domains = <&pd_a3sp>;
274 scifa5: serial@e6cb0000 {
275 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
276 reg = <0xe6cb0000 0x100>;
277 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
278 clocks = <&mstp2_clks R8A7740_CLK_SCIFA5>;
280 power-domains = <&pd_a3sp>;
284 scifa6: serial@e6cc0000 {
285 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
286 reg = <0xe6cc0000 0x100>;
287 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
288 clocks = <&mstp2_clks R8A7740_CLK_SCIFA6>;
290 power-domains = <&pd_a3sp>;
294 scifa7: serial@e6cd0000 {
295 compatible = "renesas,scifa-r8a7740", "renesas,scifa";
296 reg = <0xe6cd0000 0x100>;
297 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
298 clocks = <&mstp2_clks R8A7740_CLK_SCIFA7>;
300 power-domains = <&pd_a3sp>;
304 scifb: serial@e6c30000 {
305 compatible = "renesas,scifb-r8a7740", "renesas,scifb";
306 reg = <0xe6c30000 0x100>;
307 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
308 clocks = <&mstp2_clks R8A7740_CLK_SCIFB>;
310 power-domains = <&pd_a3sp>;
314 pfc: pin-controller@e6050000 {
315 compatible = "renesas,pfc-r8a7740";
316 reg = <0xe6050000 0x8000>,
320 gpio-ranges = <&pfc 0 0 212>;
321 interrupts-extended =
322 <&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>,
323 <&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>,
324 <&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>,
325 <&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>,
326 <&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>,
327 <&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>,
328 <&irqpin3 0 0>, <&irqpin3 1 0>, <&irqpin3 2 0>, <&irqpin3 3 0>,
329 <&irqpin3 4 0>, <&irqpin3 5 0>, <&irqpin3 6 0>, <&irqpin3 7 0>;
330 power-domains = <&pd_c5>;
334 compatible = "renesas,tpu-r8a7740", "renesas,tpu";
335 reg = <0xe6600000 0x148>;
336 clocks = <&mstp3_clks R8A7740_CLK_TPU0>;
337 power-domains = <&pd_a3sp>;
342 mmcif0: mmc@e6bd0000 {
343 compatible = "renesas,mmcif-r8a7740", "renesas,sh-mmcif";
344 reg = <0xe6bd0000 0x100>;
345 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH
346 GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
347 clocks = <&mstp3_clks R8A7740_CLK_MMC>;
348 power-domains = <&pd_a3sp>;
353 compatible = "renesas,sdhi-r8a7740";
354 reg = <0xe6850000 0x100>;
355 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH
356 GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH
357 GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
358 clocks = <&mstp3_clks R8A7740_CLK_SDHI0>;
359 power-domains = <&pd_a3sp>;
366 compatible = "renesas,sdhi-r8a7740";
367 reg = <0xe6860000 0x100>;
368 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH
369 GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH
370 GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
371 clocks = <&mstp3_clks R8A7740_CLK_SDHI1>;
372 power-domains = <&pd_a3sp>;
379 compatible = "renesas,sdhi-r8a7740";
380 reg = <0xe6870000 0x100>;
381 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH
382 GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH
383 GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
384 clocks = <&mstp4_clks R8A7740_CLK_SDHI2>;
385 power-domains = <&pd_a3sp>;
391 sh_fsi2: sound@fe1f0000 {
392 #sound-dai-cells = <1>;
393 compatible = "renesas,fsi2-r8a7740", "renesas,sh_fsi2";
394 reg = <0xfe1f0000 0x400>;
395 interrupts = <GIC_SPI 9 0x4>;
396 clocks = <&mstp3_clks R8A7740_CLK_FSI>;
397 power-domains = <&pd_a4mp>;
401 tmu0: timer@fff80000 {
402 compatible = "renesas,tmu-r8a7740", "renesas,tmu";
403 reg = <0xfff80000 0x2c>;
404 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
405 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
406 <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
407 clocks = <&mstp1_clks R8A7740_CLK_TMU0>;
409 power-domains = <&pd_a4r>;
411 #renesas,channels = <3>;
416 tmu1: timer@fff90000 {
417 compatible = "renesas,tmu-r8a7740", "renesas,tmu";
418 reg = <0xfff90000 0x2c>;
419 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
420 <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
421 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
422 clocks = <&mstp1_clks R8A7740_CLK_TMU1>;
424 power-domains = <&pd_a4r>;
426 #renesas,channels = <3>;
432 #address-cells = <1>;
436 /* External root clock */
438 compatible = "fixed-clock";
440 clock-frequency = <32768>;
443 compatible = "fixed-clock";
445 clock-frequency = <0>;
448 compatible = "fixed-clock";
450 clock-frequency = <0>;
453 compatible = "fixed-clock";
455 clock-frequency = <27000000>;
458 compatible = "fixed-clock";
460 clock-frequency = <0>;
463 compatible = "fixed-clock";
465 clock-frequency = <0>;
468 compatible = "fixed-clock";
470 clock-frequency = <0>;
473 compatible = "fixed-clock";
475 clock-frequency = <0>;
478 /* Special CPG clocks */
479 cpg_clocks: cpg_clocks@e6150000 {
480 compatible = "renesas,r8a7740-cpg-clocks";
481 reg = <0xe6150000 0x10000>;
482 clocks = <&extal1_clk>, <&extal2_clk>, <&extalr_clk>;
484 clock-output-names = "system", "pllc0", "pllc1",
487 "i", "zg", "b", "m1", "hp",
488 "hpp", "usbp", "s", "zb", "m3",
492 /* Variable factor clocks (DIV6) */
493 vclk1_clk: vclk1@e6150008 {
494 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
495 reg = <0xe6150008 4>;
496 clocks = <&pllc1_div2_clk>, <0>, <&dv_clk>,
497 <&cpg_clocks R8A7740_CLK_USB24S>,
498 <&extal1_div2_clk>, <&extalr_clk>, <0>,
502 vclk2_clk: vclk2@e615000c {
503 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
504 reg = <0xe615000c 4>;
505 clocks = <&pllc1_div2_clk>, <0>, <&dv_clk>,
506 <&cpg_clocks R8A7740_CLK_USB24S>,
507 <&extal1_div2_clk>, <&extalr_clk>, <0>,
511 fmsi_clk: fmsi@e6150010 {
512 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
513 reg = <0xe6150010 4>;
514 clocks = <&pllc1_div2_clk>, <&fmsick_clk>, <0>, <0>;
517 fmso_clk: fmso@e6150014 {
518 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
519 reg = <0xe6150014 4>;
520 clocks = <&pllc1_div2_clk>, <&fmsock_clk>, <0>, <0>;
523 fsia_clk: fsia@e6150018 {
524 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
525 reg = <0xe6150018 4>;
526 clocks = <&pllc1_div2_clk>, <&fsiack_clk>, <0>, <0>;
529 sub_clk: sub@e6150080 {
530 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
531 reg = <0xe6150080 4>;
532 clocks = <&pllc1_div2_clk>,
533 <&cpg_clocks R8A7740_CLK_USB24S>, <0>, <0>;
536 spu_clk: spu@e6150084 {
537 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
538 reg = <0xe6150084 4>;
539 clocks = <&pllc1_div2_clk>,
540 <&cpg_clocks R8A7740_CLK_USB24S>, <0>, <0>;
543 vou_clk: vou@e6150088 {
544 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
545 reg = <0xe6150088 4>;
546 clocks = <&pllc1_div2_clk>, <&extal1_clk>, <&dv_clk>,
550 stpro_clk: stpro@e615009c {
551 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
552 reg = <0xe615009c 4>;
553 clocks = <&cpg_clocks R8A7740_CLK_PLLC0>;
557 /* Fixed factor clocks */
558 pllc1_div2_clk: pllc1_div2 {
559 compatible = "fixed-factor-clock";
560 clocks = <&cpg_clocks R8A7740_CLK_PLLC1>;
565 extal1_div2_clk: extal1_div2 {
566 compatible = "fixed-factor-clock";
567 clocks = <&extal1_clk>;
574 subck_clks: subck_clks@e6150080 {
575 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
576 reg = <0xe6150080 4>;
577 clocks = <&sub_clk>, <&sub_clk>;
580 R8A7740_CLK_SUBCK R8A7740_CLK_SUBCK2
585 mstp1_clks: mstp1_clks@e6150134 {
586 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
587 reg = <0xe6150134 4>, <0xe6150038 4>;
588 clocks = <&cpg_clocks R8A7740_CLK_S>,
589 <&cpg_clocks R8A7740_CLK_S>, <&sub_clk>,
590 <&cpg_clocks R8A7740_CLK_B>,
591 <&cpg_clocks R8A7740_CLK_HPP>, <&sub_clk>,
592 <&cpg_clocks R8A7740_CLK_B>;
595 R8A7740_CLK_CEU21 R8A7740_CLK_CEU20 R8A7740_CLK_TMU0
596 R8A7740_CLK_LCDC1 R8A7740_CLK_IIC0 R8A7740_CLK_TMU1
600 "ceu21", "ceu20", "tmu0", "lcdc1", "iic0",
603 mstp2_clks: mstp2_clks@e6150138 {
604 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
605 reg = <0xe6150138 4>, <0xe6150040 4>;
606 clocks = <&sub_clk>, <&cpg_clocks R8A7740_CLK_HP>,
607 <&sub_clk>, <&cpg_clocks R8A7740_CLK_HP>,
608 <&cpg_clocks R8A7740_CLK_HP>,
609 <&cpg_clocks R8A7740_CLK_HP>,
610 <&cpg_clocks R8A7740_CLK_HP>,
611 <&sub_clk>, <&sub_clk>, <&sub_clk>,
612 <&sub_clk>, <&sub_clk>, <&sub_clk>,
616 R8A7740_CLK_SCIFA6 R8A7740_CLK_INTCA
618 R8A7740_CLK_DMAC1 R8A7740_CLK_DMAC2
619 R8A7740_CLK_DMAC3 R8A7740_CLK_USBDMAC
620 R8A7740_CLK_SCIFA5 R8A7740_CLK_SCIFB
621 R8A7740_CLK_SCIFA0 R8A7740_CLK_SCIFA1
622 R8A7740_CLK_SCIFA2 R8A7740_CLK_SCIFA3
627 "scifa7", "dmac1", "dmac2", "dmac3",
628 "usbdmac", "scifa5", "scifb", "scifa0", "scifa1",
629 "scifa2", "scifa3", "scifa4";
631 mstp3_clks: mstp3_clks@e615013c {
632 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
633 reg = <0xe615013c 4>, <0xe6150048 4>;
634 clocks = <&cpg_clocks R8A7740_CLK_R>,
635 <&cpg_clocks R8A7740_CLK_HP>,
637 <&cpg_clocks R8A7740_CLK_HP>,
638 <&cpg_clocks R8A7740_CLK_HP>,
639 <&cpg_clocks R8A7740_CLK_HP>,
640 <&cpg_clocks R8A7740_CLK_HP>,
641 <&cpg_clocks R8A7740_CLK_HP>,
642 <&cpg_clocks R8A7740_CLK_HP>;
645 R8A7740_CLK_CMT1 R8A7740_CLK_FSI R8A7740_CLK_IIC1
646 R8A7740_CLK_USBF R8A7740_CLK_SDHI0 R8A7740_CLK_SDHI1
647 R8A7740_CLK_MMC R8A7740_CLK_GETHER R8A7740_CLK_TPU0
650 "cmt1", "fsi", "iic1", "usbf", "sdhi0", "sdhi1",
651 "mmc", "gether", "tpu0";
653 mstp4_clks: mstp4_clks@e6150140 {
654 compatible = "renesas,r8a7740-mstp-clocks", "renesas,cpg-mstp-clocks";
655 reg = <0xe6150140 4>, <0xe615004c 4>;
656 clocks = <&cpg_clocks R8A7740_CLK_HP>,
657 <&cpg_clocks R8A7740_CLK_HP>,
658 <&cpg_clocks R8A7740_CLK_HP>,
659 <&cpg_clocks R8A7740_CLK_HP>;
662 R8A7740_CLK_USBH R8A7740_CLK_SDHI2
663 R8A7740_CLK_USBFUNC R8A7740_CLK_USBPHY
666 "usbhost", "sdhi2", "usbfunc", "usphy";
670 sysc: system-controller@e6180000 {
671 compatible = "renesas,sysc-r8a7740", "renesas,sysc-rmobile";
672 reg = <0xe6180000 0x8000>, <0xe6188000 0x8000>;
676 #address-cells = <1>;
678 #power-domain-cells = <0>;
682 #power-domain-cells = <0>;
687 #power-domain-cells = <0>;
692 #power-domain-cells = <0>;
697 #address-cells = <1>;
699 #power-domain-cells = <0>;
703 #power-domain-cells = <0>;
709 #address-cells = <1>;
711 #power-domain-cells = <0>;
715 #power-domain-cells = <0>;
720 #power-domain-cells = <0>;
725 #power-domain-cells = <0>;
731 #power-domain-cells = <0>;