1 // SPDX-License-Identifier: GPL-2.0-only
3 * Device Tree Source for OMAP4 clock data
5 * Copyright (C) 2013 Texas Instruments, Inc.
8 extalt_clkin_ck: extalt_clkin_ck {
10 compatible = "fixed-clock";
11 clock-output-names = "extalt_clkin_ck";
12 clock-frequency = <59000000>;
15 pad_clks_src_ck: pad_clks_src_ck {
17 compatible = "fixed-clock";
18 clock-output-names = "pad_clks_src_ck";
19 clock-frequency = <12000000>;
22 pad_clks_ck: pad_clks_ck@108 {
24 compatible = "ti,gate-clock";
25 clock-output-names = "pad_clks_ck";
26 clocks = <&pad_clks_src_ck>;
31 pad_slimbus_core_clks_ck: pad_slimbus_core_clks_ck {
33 compatible = "fixed-clock";
34 clock-output-names = "pad_slimbus_core_clks_ck";
35 clock-frequency = <12000000>;
38 secure_32k_clk_src_ck: secure_32k_clk_src_ck {
40 compatible = "fixed-clock";
41 clock-output-names = "secure_32k_clk_src_ck";
42 clock-frequency = <32768>;
45 slimbus_src_clk: slimbus_src_clk {
47 compatible = "fixed-clock";
48 clock-output-names = "slimbus_src_clk";
49 clock-frequency = <12000000>;
52 slimbus_clk: slimbus_clk@108 {
54 compatible = "ti,gate-clock";
55 clock-output-names = "slimbus_clk";
56 clocks = <&slimbus_src_clk>;
61 sys_32k_ck: sys_32k_ck {
63 compatible = "fixed-clock";
64 clock-output-names = "sys_32k_ck";
65 clock-frequency = <32768>;
68 virt_12000000_ck: virt_12000000_ck {
70 compatible = "fixed-clock";
71 clock-output-names = "virt_12000000_ck";
72 clock-frequency = <12000000>;
75 virt_13000000_ck: virt_13000000_ck {
77 compatible = "fixed-clock";
78 clock-output-names = "virt_13000000_ck";
79 clock-frequency = <13000000>;
82 virt_16800000_ck: virt_16800000_ck {
84 compatible = "fixed-clock";
85 clock-output-names = "virt_16800000_ck";
86 clock-frequency = <16800000>;
89 virt_19200000_ck: virt_19200000_ck {
91 compatible = "fixed-clock";
92 clock-output-names = "virt_19200000_ck";
93 clock-frequency = <19200000>;
96 virt_26000000_ck: virt_26000000_ck {
98 compatible = "fixed-clock";
99 clock-output-names = "virt_26000000_ck";
100 clock-frequency = <26000000>;
103 virt_27000000_ck: virt_27000000_ck {
105 compatible = "fixed-clock";
106 clock-output-names = "virt_27000000_ck";
107 clock-frequency = <27000000>;
110 virt_38400000_ck: virt_38400000_ck {
112 compatible = "fixed-clock";
113 clock-output-names = "virt_38400000_ck";
114 clock-frequency = <38400000>;
117 tie_low_clock_ck: tie_low_clock_ck {
119 compatible = "fixed-clock";
120 clock-output-names = "tie_low_clock_ck";
121 clock-frequency = <0>;
124 utmi_phy_clkout_ck: utmi_phy_clkout_ck {
126 compatible = "fixed-clock";
127 clock-output-names = "utmi_phy_clkout_ck";
128 clock-frequency = <60000000>;
131 xclk60mhsp1_ck: xclk60mhsp1_ck {
133 compatible = "fixed-clock";
134 clock-output-names = "xclk60mhsp1_ck";
135 clock-frequency = <60000000>;
138 xclk60mhsp2_ck: xclk60mhsp2_ck {
140 compatible = "fixed-clock";
141 clock-output-names = "xclk60mhsp2_ck";
142 clock-frequency = <60000000>;
145 xclk60motg_ck: xclk60motg_ck {
147 compatible = "fixed-clock";
148 clock-output-names = "xclk60motg_ck";
149 clock-frequency = <60000000>;
152 dpll_abe_ck: dpll_abe_ck@1e0 {
154 compatible = "ti,omap4-dpll-m4xen-clock";
155 clock-output-names = "dpll_abe_ck";
156 clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>;
157 reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
160 dpll_abe_x2_ck: dpll_abe_x2_ck@1f0 {
162 compatible = "ti,omap4-dpll-x2-clock";
163 clock-output-names = "dpll_abe_x2_ck";
164 clocks = <&dpll_abe_ck>;
168 dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
170 compatible = "ti,divider-clock";
171 clock-output-names = "dpll_abe_m2x2_ck";
172 clocks = <&dpll_abe_x2_ck>;
174 ti,autoidle-shift = <8>;
176 ti,index-starts-at-one;
177 ti,invert-autoidle-bit;
180 abe_24m_fclk: abe_24m_fclk {
182 compatible = "fixed-factor-clock";
183 clock-output-names = "abe_24m_fclk";
184 clocks = <&dpll_abe_m2x2_ck>;
189 abe_clk: abe_clk@108 {
191 compatible = "ti,divider-clock";
192 clock-output-names = "abe_clk";
193 clocks = <&dpll_abe_m2x2_ck>;
196 ti,index-power-of-two;
200 dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
202 compatible = "ti,divider-clock";
203 clock-output-names = "dpll_abe_m3x2_ck";
204 clocks = <&dpll_abe_x2_ck>;
206 ti,autoidle-shift = <8>;
208 ti,index-starts-at-one;
209 ti,invert-autoidle-bit;
212 core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck@12c {
214 compatible = "ti,mux-clock";
215 clock-output-names = "core_hsd_byp_clk_mux_ck";
216 clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>;
221 dpll_core_ck: dpll_core_ck@120 {
223 compatible = "ti,omap4-dpll-core-clock";
224 clock-output-names = "dpll_core_ck";
225 clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>;
226 reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
229 dpll_core_x2_ck: dpll_core_x2_ck {
231 compatible = "ti,omap4-dpll-x2-clock";
232 clock-output-names = "dpll_core_x2_ck";
233 clocks = <&dpll_core_ck>;
236 dpll_core_m6x2_ck: dpll_core_m6x2_ck@140 {
238 compatible = "ti,divider-clock";
239 clock-output-names = "dpll_core_m6x2_ck";
240 clocks = <&dpll_core_x2_ck>;
242 ti,autoidle-shift = <8>;
244 ti,index-starts-at-one;
245 ti,invert-autoidle-bit;
248 dpll_core_m2_ck: dpll_core_m2_ck@130 {
250 compatible = "ti,divider-clock";
251 clock-output-names = "dpll_core_m2_ck";
252 clocks = <&dpll_core_ck>;
254 ti,autoidle-shift = <8>;
256 ti,index-starts-at-one;
257 ti,invert-autoidle-bit;
260 ddrphy_ck: ddrphy_ck {
262 compatible = "fixed-factor-clock";
263 clock-output-names = "ddrphy_ck";
264 clocks = <&dpll_core_m2_ck>;
269 dpll_core_m5x2_ck: dpll_core_m5x2_ck@13c {
271 compatible = "ti,divider-clock";
272 clock-output-names = "dpll_core_m5x2_ck";
273 clocks = <&dpll_core_x2_ck>;
275 ti,autoidle-shift = <8>;
277 ti,index-starts-at-one;
278 ti,invert-autoidle-bit;
281 div_core_ck: div_core_ck@100 {
283 compatible = "ti,divider-clock";
284 clock-output-names = "div_core_ck";
285 clocks = <&dpll_core_m5x2_ck>;
290 div_iva_hs_clk: div_iva_hs_clk@1dc {
292 compatible = "ti,divider-clock";
293 clock-output-names = "div_iva_hs_clk";
294 clocks = <&dpll_core_m5x2_ck>;
297 ti,index-power-of-two;
300 div_mpu_hs_clk: div_mpu_hs_clk@19c {
302 compatible = "ti,divider-clock";
303 clock-output-names = "div_mpu_hs_clk";
304 clocks = <&dpll_core_m5x2_ck>;
307 ti,index-power-of-two;
310 dpll_core_m4x2_ck: dpll_core_m4x2_ck@138 {
312 compatible = "ti,divider-clock";
313 clock-output-names = "dpll_core_m4x2_ck";
314 clocks = <&dpll_core_x2_ck>;
316 ti,autoidle-shift = <8>;
318 ti,index-starts-at-one;
319 ti,invert-autoidle-bit;
322 dll_clk_div_ck: dll_clk_div_ck {
324 compatible = "fixed-factor-clock";
325 clock-output-names = "dll_clk_div_ck";
326 clocks = <&dpll_core_m4x2_ck>;
331 dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 {
333 compatible = "ti,divider-clock";
334 clock-output-names = "dpll_abe_m2_ck";
335 clocks = <&dpll_abe_ck>;
338 ti,index-starts-at-one;
341 dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck@134 {
343 compatible = "ti,composite-no-wait-gate-clock";
344 clock-output-names = "dpll_core_m3x2_gate_ck";
345 clocks = <&dpll_core_x2_ck>;
350 dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck@134 {
352 compatible = "ti,composite-divider-clock";
353 clock-output-names = "dpll_core_m3x2_div_ck";
354 clocks = <&dpll_core_x2_ck>;
357 ti,index-starts-at-one;
360 dpll_core_m3x2_ck: dpll_core_m3x2_ck {
362 compatible = "ti,composite-clock";
363 clock-output-names = "dpll_core_m3x2_ck";
364 clocks = <&dpll_core_m3x2_gate_ck>, <&dpll_core_m3x2_div_ck>;
367 dpll_core_m7x2_ck: dpll_core_m7x2_ck@144 {
369 compatible = "ti,divider-clock";
370 clock-output-names = "dpll_core_m7x2_ck";
371 clocks = <&dpll_core_x2_ck>;
373 ti,autoidle-shift = <8>;
375 ti,index-starts-at-one;
376 ti,invert-autoidle-bit;
379 iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck@1ac {
381 compatible = "ti,mux-clock";
382 clock-output-names = "iva_hsd_byp_clk_mux_ck";
383 clocks = <&sys_clkin_ck>, <&div_iva_hs_clk>;
388 dpll_iva_ck: dpll_iva_ck@1a0 {
390 compatible = "ti,omap4-dpll-clock";
391 clock-output-names = "dpll_iva_ck";
392 clocks = <&sys_clkin_ck>, <&iva_hsd_byp_clk_mux_ck>;
393 reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
394 assigned-clocks = <&dpll_iva_ck>;
395 assigned-clock-rates = <931200000>;
398 dpll_iva_x2_ck: dpll_iva_x2_ck {
400 compatible = "ti,omap4-dpll-x2-clock";
401 clock-output-names = "dpll_iva_x2_ck";
402 clocks = <&dpll_iva_ck>;
405 dpll_iva_m4x2_ck: dpll_iva_m4x2_ck@1b8 {
407 compatible = "ti,divider-clock";
408 clock-output-names = "dpll_iva_m4x2_ck";
409 clocks = <&dpll_iva_x2_ck>;
411 ti,autoidle-shift = <8>;
413 ti,index-starts-at-one;
414 ti,invert-autoidle-bit;
415 assigned-clocks = <&dpll_iva_m4x2_ck>;
416 assigned-clock-rates = <465600000>;
419 dpll_iva_m5x2_ck: dpll_iva_m5x2_ck@1bc {
421 compatible = "ti,divider-clock";
422 clock-output-names = "dpll_iva_m5x2_ck";
423 clocks = <&dpll_iva_x2_ck>;
425 ti,autoidle-shift = <8>;
427 ti,index-starts-at-one;
428 ti,invert-autoidle-bit;
429 assigned-clocks = <&dpll_iva_m5x2_ck>;
430 assigned-clock-rates = <266100000>;
433 dpll_mpu_ck: dpll_mpu_ck@160 {
435 compatible = "ti,omap4-dpll-clock";
436 clock-output-names = "dpll_mpu_ck";
437 clocks = <&sys_clkin_ck>, <&div_mpu_hs_clk>;
438 reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
441 dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
443 compatible = "ti,divider-clock";
444 clock-output-names = "dpll_mpu_m2_ck";
445 clocks = <&dpll_mpu_ck>;
447 ti,autoidle-shift = <8>;
449 ti,index-starts-at-one;
450 ti,invert-autoidle-bit;
453 per_hs_clk_div_ck: per_hs_clk_div_ck {
455 compatible = "fixed-factor-clock";
456 clock-output-names = "per_hs_clk_div_ck";
457 clocks = <&dpll_abe_m3x2_ck>;
462 usb_hs_clk_div_ck: usb_hs_clk_div_ck {
464 compatible = "fixed-factor-clock";
465 clock-output-names = "usb_hs_clk_div_ck";
466 clocks = <&dpll_abe_m3x2_ck>;
471 l3_div_ck: l3_div_ck@100 {
473 compatible = "ti,divider-clock";
474 clock-output-names = "l3_div_ck";
475 clocks = <&div_core_ck>;
481 l4_div_ck: l4_div_ck@100 {
483 compatible = "ti,divider-clock";
484 clock-output-names = "l4_div_ck";
485 clocks = <&l3_div_ck>;
491 lp_clk_div_ck: lp_clk_div_ck {
493 compatible = "fixed-factor-clock";
494 clock-output-names = "lp_clk_div_ck";
495 clocks = <&dpll_abe_m2x2_ck>;
500 mpu_periphclk: mpu_periphclk {
502 compatible = "fixed-factor-clock";
503 clock-output-names = "mpu_periphclk";
504 clocks = <&dpll_mpu_ck>;
509 ocp_abe_iclk: ocp_abe_iclk@528 {
511 compatible = "ti,divider-clock";
512 clock-output-names = "ocp_abe_iclk";
513 clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 24>;
516 ti,dividers = <2>, <1>;
519 per_abe_24m_fclk: per_abe_24m_fclk {
521 compatible = "fixed-factor-clock";
522 clock-output-names = "per_abe_24m_fclk";
523 clocks = <&dpll_abe_m2_ck>;
530 compatible = "fixed-clock";
531 clock-output-names = "dummy_ck";
532 clock-frequency = <0>;
537 sys_clkin_ck: sys_clkin_ck@110 {
539 compatible = "ti,mux-clock";
540 clock-output-names = "sys_clkin_ck";
541 clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
543 ti,index-starts-at-one;
546 abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck@108 {
548 compatible = "ti,mux-clock";
549 clock-output-names = "abe_dpll_bypass_clk_mux_ck";
550 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
555 abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck@10c {
557 compatible = "ti,mux-clock";
558 clock-output-names = "abe_dpll_refclk_mux_ck";
559 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
563 dbgclk_mux_ck: dbgclk_mux_ck {
565 compatible = "fixed-factor-clock";
566 clock-output-names = "dbgclk_mux_ck";
567 clocks = <&sys_clkin_ck>;
572 l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck@108 {
574 compatible = "ti,mux-clock";
575 clock-output-names = "l4_wkup_clk_mux_ck";
576 clocks = <&sys_clkin_ck>, <&lp_clk_div_ck>;
580 syc_clk_div_ck: syc_clk_div_ck@100 {
582 compatible = "ti,divider-clock";
583 clock-output-names = "syc_clk_div_ck";
584 clocks = <&sys_clkin_ck>;
589 usim_ck: usim_ck@1858 {
591 compatible = "ti,divider-clock";
592 clock-output-names = "usim_ck";
593 clocks = <&dpll_per_m4x2_ck>;
596 ti,dividers = <14>, <18>;
599 usim_fclk: usim_fclk@1858 {
601 compatible = "ti,gate-clock";
602 clock-output-names = "usim_fclk";
608 trace_clk_div_ck: trace_clk_div_ck {
610 compatible = "ti,clkdm-gate-clock";
611 clock-output-names = "trace_clk_div_ck";
612 clocks = <&emu_sys_clkctrl OMAP4_DEBUGSS_CLKCTRL 24>;
617 emu_sys_clkdm: emu_sys_clkdm {
618 compatible = "ti,clockdomain";
619 clock-output-names = "emu_sys_clkdm";
620 clocks = <&trace_clk_div_ck>;
625 per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck@14c {
627 compatible = "ti,mux-clock";
628 clock-output-names = "per_hsd_byp_clk_mux_ck";
629 clocks = <&sys_clkin_ck>, <&per_hs_clk_div_ck>;
634 dpll_per_ck: dpll_per_ck@140 {
636 compatible = "ti,omap4-dpll-clock";
637 clock-output-names = "dpll_per_ck";
638 clocks = <&sys_clkin_ck>, <&per_hsd_byp_clk_mux_ck>;
639 reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
642 dpll_per_m2_ck: dpll_per_m2_ck@150 {
644 compatible = "ti,divider-clock";
645 clock-output-names = "dpll_per_m2_ck";
646 clocks = <&dpll_per_ck>;
649 ti,index-starts-at-one;
652 dpll_per_x2_ck: dpll_per_x2_ck@150 {
654 compatible = "ti,omap4-dpll-x2-clock";
655 clock-output-names = "dpll_per_x2_ck";
656 clocks = <&dpll_per_ck>;
660 dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
662 compatible = "ti,divider-clock";
663 clock-output-names = "dpll_per_m2x2_ck";
664 clocks = <&dpll_per_x2_ck>;
666 ti,autoidle-shift = <8>;
668 ti,index-starts-at-one;
669 ti,invert-autoidle-bit;
672 dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck@154 {
674 compatible = "ti,composite-no-wait-gate-clock";
675 clock-output-names = "dpll_per_m3x2_gate_ck";
676 clocks = <&dpll_per_x2_ck>;
681 dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck@154 {
683 compatible = "ti,composite-divider-clock";
684 clock-output-names = "dpll_per_m3x2_div_ck";
685 clocks = <&dpll_per_x2_ck>;
688 ti,index-starts-at-one;
691 dpll_per_m3x2_ck: dpll_per_m3x2_ck {
693 compatible = "ti,composite-clock";
694 clock-output-names = "dpll_per_m3x2_ck";
695 clocks = <&dpll_per_m3x2_gate_ck>, <&dpll_per_m3x2_div_ck>;
698 dpll_per_m4x2_ck: dpll_per_m4x2_ck@158 {
700 compatible = "ti,divider-clock";
701 clock-output-names = "dpll_per_m4x2_ck";
702 clocks = <&dpll_per_x2_ck>;
704 ti,autoidle-shift = <8>;
706 ti,index-starts-at-one;
707 ti,invert-autoidle-bit;
710 dpll_per_m5x2_ck: dpll_per_m5x2_ck@15c {
712 compatible = "ti,divider-clock";
713 clock-output-names = "dpll_per_m5x2_ck";
714 clocks = <&dpll_per_x2_ck>;
716 ti,autoidle-shift = <8>;
718 ti,index-starts-at-one;
719 ti,invert-autoidle-bit;
722 dpll_per_m6x2_ck: dpll_per_m6x2_ck@160 {
724 compatible = "ti,divider-clock";
725 clock-output-names = "dpll_per_m6x2_ck";
726 clocks = <&dpll_per_x2_ck>;
728 ti,autoidle-shift = <8>;
730 ti,index-starts-at-one;
731 ti,invert-autoidle-bit;
734 dpll_per_m7x2_ck: dpll_per_m7x2_ck@164 {
736 compatible = "ti,divider-clock";
737 clock-output-names = "dpll_per_m7x2_ck";
738 clocks = <&dpll_per_x2_ck>;
740 ti,autoidle-shift = <8>;
742 ti,index-starts-at-one;
743 ti,invert-autoidle-bit;
746 dpll_usb_ck: dpll_usb_ck@180 {
748 compatible = "ti,omap4-dpll-j-type-clock";
749 clock-output-names = "dpll_usb_ck";
750 clocks = <&sys_clkin_ck>, <&usb_hs_clk_div_ck>;
751 reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
754 dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck@1b4 {
756 compatible = "ti,fixed-factor-clock";
757 clock-output-names = "dpll_usb_clkdcoldo_ck";
758 clocks = <&dpll_usb_ck>;
760 ti,autoidle-shift = <8>;
763 ti,invert-autoidle-bit;
766 dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
768 compatible = "ti,divider-clock";
769 clock-output-names = "dpll_usb_m2_ck";
770 clocks = <&dpll_usb_ck>;
772 ti,autoidle-shift = <8>;
774 ti,index-starts-at-one;
775 ti,invert-autoidle-bit;
778 ducati_clk_mux_ck: ducati_clk_mux_ck@100 {
780 compatible = "ti,mux-clock";
781 clock-output-names = "ducati_clk_mux_ck";
782 clocks = <&div_core_ck>, <&dpll_per_m6x2_ck>;
786 func_12m_fclk: func_12m_fclk {
788 compatible = "fixed-factor-clock";
789 clock-output-names = "func_12m_fclk";
790 clocks = <&dpll_per_m2x2_ck>;
795 func_24m_clk: func_24m_clk {
797 compatible = "fixed-factor-clock";
798 clock-output-names = "func_24m_clk";
799 clocks = <&dpll_per_m2_ck>;
804 func_24mc_fclk: func_24mc_fclk {
806 compatible = "fixed-factor-clock";
807 clock-output-names = "func_24mc_fclk";
808 clocks = <&dpll_per_m2x2_ck>;
813 func_48m_fclk: func_48m_fclk@108 {
815 compatible = "ti,divider-clock";
816 clock-output-names = "func_48m_fclk";
817 clocks = <&dpll_per_m2x2_ck>;
819 ti,dividers = <4>, <8>;
822 func_48mc_fclk: func_48mc_fclk {
824 compatible = "fixed-factor-clock";
825 clock-output-names = "func_48mc_fclk";
826 clocks = <&dpll_per_m2x2_ck>;
831 func_64m_fclk: func_64m_fclk@108 {
833 compatible = "ti,divider-clock";
834 clock-output-names = "func_64m_fclk";
835 clocks = <&dpll_per_m4x2_ck>;
837 ti,dividers = <2>, <4>;
840 func_96m_fclk: func_96m_fclk@108 {
842 compatible = "ti,divider-clock";
843 clock-output-names = "func_96m_fclk";
844 clocks = <&dpll_per_m2x2_ck>;
846 ti,dividers = <2>, <4>;
849 init_60m_fclk: init_60m_fclk@104 {
851 compatible = "ti,divider-clock";
852 clock-output-names = "init_60m_fclk";
853 clocks = <&dpll_usb_m2_ck>;
855 ti,dividers = <1>, <8>;
858 per_abe_nc_fclk: per_abe_nc_fclk@108 {
860 compatible = "ti,divider-clock";
861 clock-output-names = "per_abe_nc_fclk";
862 clocks = <&dpll_abe_m2_ck>;
867 usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 {
869 compatible = "ti,gate-clock";
870 clock-output-names = "usb_phy_cm_clk32k";
871 clocks = <&sys_32k_ck>;
878 l3_init_clkdm: l3_init_clkdm {
879 compatible = "ti,clockdomain";
880 clock-output-names = "l3_init_clkdm";
881 clocks = <&dpll_usb_ck>;
886 auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 {
888 compatible = "ti,composite-no-wait-gate-clock";
889 clock-output-names = "auxclk0_src_gate_ck";
890 clocks = <&dpll_core_m3x2_ck>;
895 auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 {
897 compatible = "ti,composite-mux-clock";
898 clock-output-names = "auxclk0_src_mux_ck";
899 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
904 auxclk0_src_ck: auxclk0_src_ck {
906 compatible = "ti,composite-clock";
907 clock-output-names = "auxclk0_src_ck";
908 clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
911 auxclk0_ck: auxclk0_ck@310 {
913 compatible = "ti,divider-clock";
914 clock-output-names = "auxclk0_ck";
915 clocks = <&auxclk0_src_ck>;
921 auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 {
923 compatible = "ti,composite-no-wait-gate-clock";
924 clock-output-names = "auxclk1_src_gate_ck";
925 clocks = <&dpll_core_m3x2_ck>;
930 auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 {
932 compatible = "ti,composite-mux-clock";
933 clock-output-names = "auxclk1_src_mux_ck";
934 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
939 auxclk1_src_ck: auxclk1_src_ck {
941 compatible = "ti,composite-clock";
942 clock-output-names = "auxclk1_src_ck";
943 clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
946 auxclk1_ck: auxclk1_ck@314 {
948 compatible = "ti,divider-clock";
949 clock-output-names = "auxclk1_ck";
950 clocks = <&auxclk1_src_ck>;
956 auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 {
958 compatible = "ti,composite-no-wait-gate-clock";
959 clock-output-names = "auxclk2_src_gate_ck";
960 clocks = <&dpll_core_m3x2_ck>;
965 auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 {
967 compatible = "ti,composite-mux-clock";
968 clock-output-names = "auxclk2_src_mux_ck";
969 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
974 auxclk2_src_ck: auxclk2_src_ck {
976 compatible = "ti,composite-clock";
977 clock-output-names = "auxclk2_src_ck";
978 clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
981 auxclk2_ck: auxclk2_ck@318 {
983 compatible = "ti,divider-clock";
984 clock-output-names = "auxclk2_ck";
985 clocks = <&auxclk2_src_ck>;
991 auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c {
993 compatible = "ti,composite-no-wait-gate-clock";
994 clock-output-names = "auxclk3_src_gate_ck";
995 clocks = <&dpll_core_m3x2_ck>;
1000 auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c {
1002 compatible = "ti,composite-mux-clock";
1003 clock-output-names = "auxclk3_src_mux_ck";
1004 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1009 auxclk3_src_ck: auxclk3_src_ck {
1011 compatible = "ti,composite-clock";
1012 clock-output-names = "auxclk3_src_ck";
1013 clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
1016 auxclk3_ck: auxclk3_ck@31c {
1018 compatible = "ti,divider-clock";
1019 clock-output-names = "auxclk3_ck";
1020 clocks = <&auxclk3_src_ck>;
1021 ti,bit-shift = <16>;
1026 auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 {
1028 compatible = "ti,composite-no-wait-gate-clock";
1029 clock-output-names = "auxclk4_src_gate_ck";
1030 clocks = <&dpll_core_m3x2_ck>;
1035 auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 {
1037 compatible = "ti,composite-mux-clock";
1038 clock-output-names = "auxclk4_src_mux_ck";
1039 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1044 auxclk4_src_ck: auxclk4_src_ck {
1046 compatible = "ti,composite-clock";
1047 clock-output-names = "auxclk4_src_ck";
1048 clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
1051 auxclk4_ck: auxclk4_ck@320 {
1053 compatible = "ti,divider-clock";
1054 clock-output-names = "auxclk4_ck";
1055 clocks = <&auxclk4_src_ck>;
1056 ti,bit-shift = <16>;
1061 auxclk5_src_gate_ck: auxclk5_src_gate_ck@324 {
1063 compatible = "ti,composite-no-wait-gate-clock";
1064 clock-output-names = "auxclk5_src_gate_ck";
1065 clocks = <&dpll_core_m3x2_ck>;
1070 auxclk5_src_mux_ck: auxclk5_src_mux_ck@324 {
1072 compatible = "ti,composite-mux-clock";
1073 clock-output-names = "auxclk5_src_mux_ck";
1074 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1079 auxclk5_src_ck: auxclk5_src_ck {
1081 compatible = "ti,composite-clock";
1082 clock-output-names = "auxclk5_src_ck";
1083 clocks = <&auxclk5_src_gate_ck>, <&auxclk5_src_mux_ck>;
1086 auxclk5_ck: auxclk5_ck@324 {
1088 compatible = "ti,divider-clock";
1089 clock-output-names = "auxclk5_ck";
1090 clocks = <&auxclk5_src_ck>;
1091 ti,bit-shift = <16>;
1096 auxclkreq0_ck: auxclkreq0_ck@210 {
1098 compatible = "ti,mux-clock";
1099 clock-output-names = "auxclkreq0_ck";
1100 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1105 auxclkreq1_ck: auxclkreq1_ck@214 {
1107 compatible = "ti,mux-clock";
1108 clock-output-names = "auxclkreq1_ck";
1109 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1114 auxclkreq2_ck: auxclkreq2_ck@218 {
1116 compatible = "ti,mux-clock";
1117 clock-output-names = "auxclkreq2_ck";
1118 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1123 auxclkreq3_ck: auxclkreq3_ck@21c {
1125 compatible = "ti,mux-clock";
1126 clock-output-names = "auxclkreq3_ck";
1127 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1132 auxclkreq4_ck: auxclkreq4_ck@220 {
1134 compatible = "ti,mux-clock";
1135 clock-output-names = "auxclkreq4_ck";
1136 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1141 auxclkreq5_ck: auxclkreq5_ck@224 {
1143 compatible = "ti,mux-clock";
1144 clock-output-names = "auxclkreq5_ck";
1145 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1152 mpuss_cm: mpuss_cm@300 {
1153 compatible = "ti,omap4-cm";
1154 clock-output-names = "mpuss_cm";
1155 reg = <0x300 0x100>;
1156 #address-cells = <1>;
1158 ranges = <0 0x300 0x100>;
1160 mpuss_clkctrl: clk@20 {
1161 compatible = "ti,clkctrl";
1162 clock-output-names = "mpuss_clkctrl";
1168 tesla_cm: tesla_cm@400 {
1169 compatible = "ti,omap4-cm";
1170 clock-output-names = "tesla_cm";
1171 reg = <0x400 0x100>;
1172 #address-cells = <1>;
1174 ranges = <0 0x400 0x100>;
1176 tesla_clkctrl: clk@20 {
1177 compatible = "ti,clkctrl";
1178 clock-output-names = "tesla_clkctrl";
1184 abe_cm: abe_cm@500 {
1185 compatible = "ti,omap4-cm";
1186 clock-output-names = "abe_cm";
1187 reg = <0x500 0x100>;
1188 #address-cells = <1>;
1190 ranges = <0 0x500 0x100>;
1192 abe_clkctrl: clk@20 {
1193 compatible = "ti,clkctrl";
1194 clock-output-names = "abe_clkctrl";
1203 l4_ao_cm: l4_ao_cm@600 {
1204 compatible = "ti,omap4-cm";
1205 clock-output-names = "l4_ao_cm";
1206 reg = <0x600 0x100>;
1207 #address-cells = <1>;
1209 ranges = <0 0x600 0x100>;
1211 l4_ao_clkctrl: clk@20 {
1212 compatible = "ti,clkctrl";
1213 clock-output-names = "l4_ao_clkctrl";
1219 l3_1_cm: l3_1_cm@700 {
1220 compatible = "ti,omap4-cm";
1221 clock-output-names = "l3_1_cm";
1222 reg = <0x700 0x100>;
1223 #address-cells = <1>;
1225 ranges = <0 0x700 0x100>;
1227 l3_1_clkctrl: clk@20 {
1228 compatible = "ti,clkctrl";
1229 clock-output-names = "l3_1_clkctrl";
1235 l3_2_cm: l3_2_cm@800 {
1236 compatible = "ti,omap4-cm";
1237 clock-output-names = "l3_2_cm";
1238 reg = <0x800 0x100>;
1239 #address-cells = <1>;
1241 ranges = <0 0x800 0x100>;
1243 l3_2_clkctrl: clk@20 {
1244 compatible = "ti,clkctrl";
1245 clock-output-names = "l3_2_clkctrl";
1251 ducati_cm: ducati_cm@900 {
1252 compatible = "ti,omap4-cm";
1253 clock-output-names = "ducati_cm";
1254 reg = <0x900 0x100>;
1255 #address-cells = <1>;
1257 ranges = <0 0x900 0x100>;
1259 ducati_clkctrl: clk@20 {
1260 compatible = "ti,clkctrl";
1261 clock-output-names = "ducati_clkctrl";
1267 l3_dma_cm: l3_dma_cm@a00 {
1268 compatible = "ti,omap4-cm";
1269 clock-output-names = "l3_dma_cm";
1270 reg = <0xa00 0x100>;
1271 #address-cells = <1>;
1273 ranges = <0 0xa00 0x100>;
1275 l3_dma_clkctrl: clk@20 {
1276 compatible = "ti,clkctrl";
1277 clock-output-names = "l3_dma_clkctrl";
1283 l3_emif_cm: l3_emif_cm@b00 {
1284 compatible = "ti,omap4-cm";
1285 clock-output-names = "l3_emif_cm";
1286 reg = <0xb00 0x100>;
1287 #address-cells = <1>;
1289 ranges = <0 0xb00 0x100>;
1291 l3_emif_clkctrl: clk@20 {
1292 compatible = "ti,clkctrl";
1293 clock-output-names = "l3_emif_clkctrl";
1299 d2d_cm: d2d_cm@c00 {
1300 compatible = "ti,omap4-cm";
1301 clock-output-names = "d2d_cm";
1302 reg = <0xc00 0x100>;
1303 #address-cells = <1>;
1305 ranges = <0 0xc00 0x100>;
1307 d2d_clkctrl: clk@20 {
1308 compatible = "ti,clkctrl";
1309 clock-output-names = "d2d_clkctrl";
1315 l4_cfg_cm: l4_cfg_cm@d00 {
1316 compatible = "ti,omap4-cm";
1317 clock-output-names = "l4_cfg_cm";
1318 reg = <0xd00 0x100>;
1319 #address-cells = <1>;
1321 ranges = <0 0xd00 0x100>;
1323 l4_cfg_clkctrl: clk@20 {
1324 compatible = "ti,clkctrl";
1325 clock-output-names = "l4_cfg_clkctrl";
1331 l3_instr_cm: l3_instr_cm@e00 {
1332 compatible = "ti,omap4-cm";
1333 clock-output-names = "l3_instr_cm";
1334 reg = <0xe00 0x100>;
1335 #address-cells = <1>;
1337 ranges = <0 0xe00 0x100>;
1339 l3_instr_clkctrl: clk@20 {
1340 compatible = "ti,clkctrl";
1341 clock-output-names = "l3_instr_clkctrl";
1347 ivahd_cm: ivahd_cm@f00 {
1348 compatible = "ti,omap4-cm";
1349 clock-output-names = "ivahd_cm";
1350 reg = <0xf00 0x100>;
1351 #address-cells = <1>;
1353 ranges = <0 0xf00 0x100>;
1355 ivahd_clkctrl: clk@20 {
1356 compatible = "ti,clkctrl";
1357 clock-output-names = "ivahd_clkctrl";
1363 iss_cm: iss_cm@1000 {
1364 compatible = "ti,omap4-cm";
1365 clock-output-names = "iss_cm";
1366 reg = <0x1000 0x100>;
1367 #address-cells = <1>;
1369 ranges = <0 0x1000 0x100>;
1371 iss_clkctrl: clk@20 {
1372 compatible = "ti,clkctrl";
1373 clock-output-names = "iss_clkctrl";
1379 l3_dss_cm: l3_dss_cm@1100 {
1380 compatible = "ti,omap4-cm";
1381 clock-output-names = "l3_dss_cm";
1382 reg = <0x1100 0x100>;
1383 #address-cells = <1>;
1385 ranges = <0 0x1100 0x100>;
1387 l3_dss_clkctrl: clk@20 {
1388 compatible = "ti,clkctrl";
1389 clock-output-names = "l3_dss_clkctrl";
1395 l3_gfx_cm: l3_gfx_cm@1200 {
1396 compatible = "ti,omap4-cm";
1397 clock-output-names = "l3_gfx_cm";
1398 reg = <0x1200 0x100>;
1399 #address-cells = <1>;
1401 ranges = <0 0x1200 0x100>;
1403 l3_gfx_clkctrl: clk@20 {
1404 compatible = "ti,clkctrl";
1405 clock-output-names = "l3_gfx_clkctrl";
1411 l3_init_cm: l3_init_cm@1300 {
1412 compatible = "ti,omap4-cm";
1413 clock-output-names = "l3_init_cm";
1414 reg = <0x1300 0x100>;
1415 #address-cells = <1>;
1417 ranges = <0 0x1300 0x100>;
1419 l3_init_clkctrl: clk@20 {
1420 compatible = "ti,clkctrl";
1421 clock-output-names = "l3_init_clkctrl";
1427 l4_per_cm: clock@1400 {
1428 compatible = "ti,omap4-cm";
1429 clock-output-names = "l4_per_cm";
1430 reg = <0x1400 0x200>;
1431 #address-cells = <1>;
1433 ranges = <0 0x1400 0x200>;
1435 l4_per_clkctrl: clock@20 {
1436 compatible = "ti,clkctrl";
1437 clock-output-names = "l4_per_clkctrl";
1442 l4_secure_clkctrl: clock@1a0 {
1443 compatible = "ti,clkctrl";
1444 clock-output-names = "l4_secure_clkctrl";
1452 l4_wkup_cm: l4_wkup_cm@1800 {
1453 compatible = "ti,omap4-cm";
1454 clock-output-names = "l4_wkup_cm";
1455 reg = <0x1800 0x100>;
1456 #address-cells = <1>;
1458 ranges = <0 0x1800 0x100>;
1460 l4_wkup_clkctrl: clk@20 {
1461 compatible = "ti,clkctrl";
1462 clock-output-names = "l4_wkup_clkctrl";
1468 emu_sys_cm: emu_sys_cm@1a00 {
1469 compatible = "ti,omap4-cm";
1470 clock-output-names = "emu_sys_cm";
1471 reg = <0x1a00 0x100>;
1472 #address-cells = <1>;
1474 ranges = <0 0x1a00 0x100>;
1476 emu_sys_clkctrl: clk@20 {
1477 compatible = "ti,clkctrl";
1478 clock-output-names = "emu_sys_clkctrl";