1 // SPDX-License-Identifier: GPL-2.0
2 &l4_cfg { /* 0x4a000000 */
3 compatible = "ti,omap4-l4-cfg", "simple-bus";
4 reg = <0x4a000000 0x800>,
7 reg-names = "ap", "la", "ia0";
10 ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */
11 <0x00080000 0x4a080000 0x080000>, /* segment 1 */
12 <0x00100000 0x4a100000 0x080000>, /* segment 2 */
13 <0x00180000 0x4a180000 0x080000>, /* segment 3 */
14 <0x00200000 0x4a200000 0x080000>, /* segment 4 */
15 <0x00280000 0x4a280000 0x080000>, /* segment 5 */
16 <0x00300000 0x4a300000 0x080000>; /* segment 6 */
18 segment@0 { /* 0x4a000000 */
19 compatible = "simple-bus";
22 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
23 <0x00001000 0x00001000 0x001000>, /* ap 1 */
24 <0x00000800 0x00000800 0x000800>, /* ap 2 */
25 <0x00002000 0x00002000 0x001000>, /* ap 3 */
26 <0x00003000 0x00003000 0x001000>, /* ap 4 */
27 <0x00004000 0x00004000 0x001000>, /* ap 5 */
28 <0x00005000 0x00005000 0x001000>, /* ap 6 */
29 <0x00056000 0x00056000 0x001000>, /* ap 7 */
30 <0x00057000 0x00057000 0x001000>, /* ap 8 */
31 <0x0005c000 0x0005c000 0x001000>, /* ap 9 */
32 <0x00058000 0x00058000 0x004000>, /* ap 10 */
33 <0x00062000 0x00062000 0x001000>, /* ap 11 */
34 <0x00063000 0x00063000 0x001000>, /* ap 12 */
35 <0x00008000 0x00008000 0x002000>, /* ap 23 */
36 <0x0000a000 0x0000a000 0x001000>, /* ap 24 */
37 <0x00066000 0x00066000 0x001000>, /* ap 25 */
38 <0x00067000 0x00067000 0x001000>, /* ap 26 */
39 <0x0005e000 0x0005e000 0x002000>, /* ap 80 */
40 <0x00060000 0x00060000 0x001000>, /* ap 81 */
41 <0x00064000 0x00064000 0x001000>, /* ap 86 */
42 <0x00065000 0x00065000 0x001000>; /* ap 87 */
44 target-module@2000 { /* 0x4a002000, ap 3 06.0 */
45 compatible = "ti,sysc-omap4", "ti,sysc";
46 ti,hwmods = "ctrl_module_core";
49 reg-names = "rev", "sysc";
50 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
53 <SYSC_IDLE_SMART_WKUP>;
54 /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
57 ranges = <0x0 0x2000 0x1000>;
59 omap4_scm_core: scm@0 {
60 compatible = "ti,omap4-scm-core", "simple-bus";
64 ranges = <0 0 0x1000>;
66 scm_conf: scm_conf@0 {
67 compatible = "syscon";
73 omap_control_usb2phy: control-phy@300 {
74 compatible = "ti,control-phy-usb2";
79 omap_control_usbotg: control-phy@33c {
80 compatible = "ti,control-phy-otghs";
82 reg-names = "otghs_control";
87 target-module@4000 { /* 0x4a004000, ap 5 02.0 */
88 compatible = "ti,sysc-omap4", "ti,sysc";
93 ranges = <0x0 0x4000 0x1000>;
96 compatible = "ti,omap4-cm1", "simple-bus";
100 ranges = <0 0 0x2000>;
103 #address-cells = <1>;
107 cm1_clockdomains: clockdomains {
112 target-module@8000 { /* 0x4a008000, ap 23 32.0 */
113 compatible = "ti,sysc-omap4", "ti,sysc";
116 #address-cells = <1>;
118 ranges = <0x0 0x8000 0x2000>;
121 compatible = "ti,omap4-cm2", "simple-bus";
123 #address-cells = <1>;
125 ranges = <0 0 0x2000>;
128 #address-cells = <1>;
132 cm2_clockdomains: clockdomains {
137 target-module@56000 { /* 0x4a056000, ap 7 0a.0 */
138 compatible = "ti,sysc-omap2", "ti,sysc";
139 ti,hwmods = "dma_system";
143 reg-names = "rev", "sysc", "syss";
144 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
146 SYSC_OMAP2_SOFTRESET |
147 SYSC_OMAP2_AUTOIDLE)>;
148 ti,sysc-midle = <SYSC_IDLE_FORCE>,
151 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
155 /* Domains (V, P, C): core, core_pwrdm, l3_dma_clkdm */
156 clocks = <&l3_dma_clkctrl OMAP4_DMA_SYSTEM_CLKCTRL 0>;
158 #address-cells = <1>;
160 ranges = <0x0 0x56000 0x1000>;
162 sdma: dma-controller@0 {
163 compatible = "ti,omap4430-sdma";
165 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
166 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
167 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
168 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
171 dma-requests = <127>;
175 target-module@58000 { /* 0x4a058000, ap 10 0e.0 */
176 compatible = "ti,sysc-omap2", "ti,sysc";
181 reg-names = "rev", "sysc", "syss";
182 ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
183 SYSC_OMAP2_SOFTRESET |
184 SYSC_OMAP2_AUTOIDLE)>;
185 ti,sysc-midle = <SYSC_IDLE_FORCE>,
188 <SYSC_IDLE_SMART_WKUP>;
189 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
192 <SYSC_IDLE_SMART_WKUP>;
194 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
195 clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>;
197 #address-cells = <1>;
199 ranges = <0x0 0x58000 0x5000>;
202 compatible = "ti,omap4-hsi";
205 reg-names = "sys", "gdd";
207 clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>;
208 clock-names = "hsi_fck";
210 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
211 interrupt-names = "gdd_mpu";
213 #address-cells = <1>;
215 ranges = <0 0 0x4000>;
217 hsi_port1: hsi-port@2000 {
218 compatible = "ti,omap4-hsi-port";
219 reg = <0x2000 0x800>,
221 reg-names = "tx", "rx";
222 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
225 hsi_port2: hsi-port@3000 {
226 compatible = "ti,omap4-hsi-port";
227 reg = <0x3000 0x800>,
229 reg-names = "tx", "rx";
230 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
235 target-module@5e000 { /* 0x4a05e000, ap 80 68.0 */
236 compatible = "ti,sysc";
238 #address-cells = <1>;
240 ranges = <0x0 0x5e000 0x2000>;
243 target-module@62000 { /* 0x4a062000, ap 11 16.0 */
244 compatible = "ti,sysc-omap2", "ti,sysc";
245 ti,hwmods = "usb_tll_hs";
249 reg-names = "rev", "sysc", "syss";
250 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
251 SYSC_OMAP2_ENAWAKEUP |
252 SYSC_OMAP2_SOFTRESET |
253 SYSC_OMAP2_AUTOIDLE)>;
254 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
257 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
258 clocks = <&l3_init_clkctrl OMAP4_USB_TLL_HS_CLKCTRL 0>;
260 #address-cells = <1>;
262 ranges = <0x0 0x62000 0x1000>;
264 usbhstll: usbhstll@0 {
265 compatible = "ti,usbhs-tll";
267 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
271 target-module@64000 { /* 0x4a064000, ap 86 1e.0 */
272 compatible = "ti,sysc-omap4", "ti,sysc";
273 ti,hwmods = "usb_host_hs";
277 reg-names = "rev", "sysc", "syss";
278 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
279 ti,sysc-midle = <SYSC_IDLE_FORCE>,
282 <SYSC_IDLE_SMART_WKUP>;
283 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
286 <SYSC_IDLE_SMART_WKUP>;
287 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
288 clocks = <&l3_init_clkctrl OMAP4_USB_HOST_HS_CLKCTRL 0>;
290 #address-cells = <1>;
292 ranges = <0x0 0x64000 0x1000>;
294 usbhshost: usbhshost@0 {
295 compatible = "ti,usbhs-host";
297 #address-cells = <1>;
299 ranges = <0 0 0x1000>;
300 clocks = <&init_60m_fclk>,
303 clock-names = "refclk_60m_int",
307 usbhsohci: ohci@800 {
308 compatible = "ti,ohci-omap3";
310 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
311 remote-wakeup-connected;
314 usbhsehci: ehci@c00 {
315 compatible = "ti,ehci-omap";
317 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
322 target-module@66000 { /* 0x4a066000, ap 25 26.0 */
323 compatible = "ti,sysc-omap2", "ti,sysc";
324 ti,hwmods = "mmu_dsp";
328 reg-names = "rev", "sysc", "syss";
329 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
330 SYSC_OMAP2_SOFTRESET |
331 SYSC_OMAP2_AUTOIDLE)>;
332 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
335 /* Domains (V, P, C): iva, tesla_pwrdm, tesla_clkdm */
336 clocks = <&tesla_clkctrl OMAP4_DSP_CLKCTRL 0>;
338 #address-cells = <1>;
340 ranges = <0x0 0x66000 0x1000>;
342 /* mmu_dsp cannot be moved before reset driver */
347 segment@80000 { /* 0x4a080000 */
348 compatible = "simple-bus";
349 #address-cells = <1>;
351 ranges = <0x00059000 0x000d9000 0x001000>, /* ap 13 */
352 <0x0005a000 0x000da000 0x001000>, /* ap 14 */
353 <0x0005b000 0x000db000 0x001000>, /* ap 15 */
354 <0x0005c000 0x000dc000 0x001000>, /* ap 16 */
355 <0x0005d000 0x000dd000 0x001000>, /* ap 17 */
356 <0x0005e000 0x000de000 0x001000>, /* ap 18 */
357 <0x00060000 0x000e0000 0x001000>, /* ap 19 */
358 <0x00061000 0x000e1000 0x001000>, /* ap 20 */
359 <0x00074000 0x000f4000 0x001000>, /* ap 27 */
360 <0x00075000 0x000f5000 0x001000>, /* ap 28 */
361 <0x00076000 0x000f6000 0x001000>, /* ap 29 */
362 <0x00077000 0x000f7000 0x001000>, /* ap 30 */
363 <0x00036000 0x000b6000 0x001000>, /* ap 69 */
364 <0x00037000 0x000b7000 0x001000>, /* ap 70 */
365 <0x0004d000 0x000cd000 0x001000>, /* ap 78 */
366 <0x0004e000 0x000ce000 0x001000>, /* ap 79 */
367 <0x00029000 0x000a9000 0x001000>, /* ap 82 */
368 <0x0002a000 0x000aa000 0x001000>, /* ap 83 */
369 <0x0002b000 0x000ab000 0x001000>, /* ap 84 */
370 <0x0002c000 0x000ac000 0x001000>, /* ap 85 */
371 <0x0002d000 0x000ad000 0x001000>, /* ap 88 */
372 <0x0002e000 0x000ae000 0x001000>; /* ap 89 */
374 target-module@29000 { /* 0x4a0a9000, ap 82 04.0 */
375 compatible = "ti,sysc";
377 #address-cells = <1>;
379 ranges = <0x0 0x29000 0x1000>;
382 target-module@2b000 { /* 0x4a0ab000, ap 84 12.0 */
383 compatible = "ti,sysc-omap2", "ti,sysc";
384 ti,hwmods = "usb_otg_hs";
388 reg-names = "rev", "sysc", "syss";
389 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
390 SYSC_OMAP2_SOFTRESET |
391 SYSC_OMAP2_AUTOIDLE)>;
392 ti,sysc-midle = <SYSC_IDLE_FORCE>,
395 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
398 <SYSC_IDLE_SMART_WKUP>;
400 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
401 clocks = <&l3_init_clkctrl OMAP4_USB_OTG_HS_CLKCTRL 0>;
403 #address-cells = <1>;
405 ranges = <0x0 0x2b000 0x1000>;
407 usb_otg_hs: usb_otg_hs@0 {
408 compatible = "ti,omap4-musb";
410 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
411 interrupt-names = "mc", "dma";
412 usb-phy = <&usb2_phy>;
414 phy-names = "usb2-phy";
418 ctrl-module = <&omap_control_usbotg>;
422 target-module@2d000 { /* 0x4a0ad000, ap 88 0c.0 */
423 compatible = "ti,sysc-omap2", "ti,sysc";
424 ti,hwmods = "ocp2scp_usb_phy";
428 reg-names = "rev", "sysc", "syss";
429 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
430 SYSC_OMAP2_AUTOIDLE)>;
431 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
435 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
436 clocks = <&l3_init_clkctrl OMAP4_OCP2SCP_USB_PHY_CLKCTRL 0>;
438 #address-cells = <1>;
440 ranges = <0x0 0x2d000 0x1000>;
443 compatible = "ti,omap-ocp2scp";
445 #address-cells = <1>;
447 ranges = <0 0 0x1000>;
448 usb2_phy: usb2phy@80 {
449 compatible = "ti,omap-usb2";
451 ctrl-module = <&omap_control_usb2phy>;
452 clocks = <&usb_phy_cm_clk32k>;
453 clock-names = "wkupclk";
459 target-module@36000 { /* 0x4a0b6000, ap 69 60.0 */
460 compatible = "ti,sysc";
462 #address-cells = <1>;
464 ranges = <0x0 0x36000 0x1000>;
467 target-module@4d000 { /* 0x4a0cd000, ap 78 58.0 */
468 compatible = "ti,sysc";
470 #address-cells = <1>;
472 ranges = <0x0 0x4d000 0x1000>;
475 target-module@59000 { /* 0x4a0d9000, ap 13 1a.0 */
476 compatible = "ti,sysc-omap4-sr", "ti,sysc";
477 ti,hwmods = "smartreflex_mpu";
480 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
481 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
484 <SYSC_IDLE_SMART_WKUP>;
485 /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */
486 clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_MPU_CLKCTRL 0>;
488 #address-cells = <1>;
490 ranges = <0x0 0x59000 0x1000>;
492 smartreflex_mpu: smartreflex@0 {
493 compatible = "ti,omap4-smartreflex-mpu";
495 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
499 target-module@5b000 { /* 0x4a0db000, ap 15 08.0 */
500 compatible = "ti,sysc-omap4-sr", "ti,sysc";
501 ti,hwmods = "smartreflex_iva";
504 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
505 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
508 <SYSC_IDLE_SMART_WKUP>;
509 /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */
510 clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_IVA_CLKCTRL 0>;
512 #address-cells = <1>;
514 ranges = <0x0 0x5b000 0x1000>;
516 smartreflex_iva: smartreflex@0 {
517 compatible = "ti,omap4-smartreflex-iva";
519 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
523 target-module@5d000 { /* 0x4a0dd000, ap 17 22.0 */
524 compatible = "ti,sysc-omap4-sr", "ti,sysc";
525 ti,hwmods = "smartreflex_core";
528 ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
529 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
532 <SYSC_IDLE_SMART_WKUP>;
533 /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */
534 clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_CORE_CLKCTRL 0>;
536 #address-cells = <1>;
538 ranges = <0x0 0x5d000 0x1000>;
540 smartreflex_core: smartreflex@0 {
541 compatible = "ti,omap4-smartreflex-core";
543 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
547 target-module@60000 { /* 0x4a0e0000, ap 19 1c.0 */
548 compatible = "ti,sysc";
550 #address-cells = <1>;
552 ranges = <0x0 0x60000 0x1000>;
555 target-module@74000 { /* 0x4a0f4000, ap 27 24.0 */
556 compatible = "ti,sysc-omap4", "ti,sysc";
557 ti,hwmods = "mailbox";
560 reg-names = "rev", "sysc";
561 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
562 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
565 /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
566 clocks = <&l4_cfg_clkctrl OMAP4_MAILBOX_CLKCTRL 0>;
568 #address-cells = <1>;
570 ranges = <0x0 0x74000 0x1000>;
573 compatible = "ti,omap4-mailbox";
575 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
577 ti,mbox-num-users = <3>;
578 ti,mbox-num-fifos = <8>;
580 ti,mbox-tx = <0 0 0>;
581 ti,mbox-rx = <1 0 0>;
584 ti,mbox-tx = <3 0 0>;
585 ti,mbox-rx = <2 0 0>;
590 target-module@76000 { /* 0x4a0f6000, ap 29 3a.0 */
591 compatible = "ti,sysc-omap2", "ti,sysc";
592 ti,hwmods = "spinlock";
596 reg-names = "rev", "sysc", "syss";
597 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
598 SYSC_OMAP2_ENAWAKEUP |
599 SYSC_OMAP2_SOFTRESET |
600 SYSC_OMAP2_AUTOIDLE)>;
601 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
605 /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
606 clocks = <&l4_cfg_clkctrl OMAP4_SPINLOCK_CLKCTRL 0>;
608 #address-cells = <1>;
610 ranges = <0x0 0x76000 0x1000>;
612 hwspinlock: spinlock@0 {
613 compatible = "ti,omap4-hwspinlock";
620 segment@100000 { /* 0x4a100000 */
621 compatible = "simple-bus";
622 #address-cells = <1>;
624 ranges = <0x00000000 0x00100000 0x001000>, /* ap 21 */
625 <0x00001000 0x00101000 0x001000>, /* ap 22 */
626 <0x00002000 0x00102000 0x001000>, /* ap 61 */
627 <0x00003000 0x00103000 0x001000>, /* ap 62 */
628 <0x00008000 0x00108000 0x001000>, /* ap 63 */
629 <0x00009000 0x00109000 0x001000>, /* ap 64 */
630 <0x0000a000 0x0010a000 0x001000>, /* ap 65 */
631 <0x0000b000 0x0010b000 0x001000>; /* ap 66 */
633 target-module@0 { /* 0x4a100000, ap 21 2a.0 */
634 compatible = "ti,sysc-omap4", "ti,sysc";
635 ti,hwmods = "ctrl_module_pad_core";
638 reg-names = "rev", "sysc";
639 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
642 <SYSC_IDLE_SMART_WKUP>;
643 /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
644 #address-cells = <1>;
646 ranges = <0x0 0x0 0x1000>;
648 omap4_pmx_core: pinmux@40 {
649 compatible = "ti,omap4-padconf",
652 #address-cells = <1>;
654 #pinctrl-cells = <1>;
655 #interrupt-cells = <1>;
656 interrupt-controller;
657 pinctrl-single,register-width = <16>;
658 pinctrl-single,function-mask = <0x7fff>;
661 omap4_padconf_global: omap4_padconf_global@5a0 {
662 compatible = "syscon",
665 #address-cells = <1>;
667 ranges = <0 0x5a0 0x170>;
669 pbias_regulator: pbias_regulator@60 {
670 compatible = "ti,pbias-omap4", "ti,pbias-omap";
672 syscon = <&omap4_padconf_global>;
673 pbias_mmc_reg: pbias_mmc_omap4 {
674 regulator-name = "pbias_mmc_omap4";
675 regulator-min-microvolt = <1800000>;
676 regulator-max-microvolt = <3000000>;
682 target-module@2000 { /* 0x4a102000, ap 61 3c.0 */
683 compatible = "ti,sysc";
685 #address-cells = <1>;
687 ranges = <0x0 0x2000 0x1000>;
690 target-module@8000 { /* 0x4a108000, ap 63 62.0 */
691 compatible = "ti,sysc";
693 #address-cells = <1>;
695 ranges = <0x0 0x8000 0x1000>;
698 target-module@a000 { /* 0x4a10a000, ap 65 50.0 */
699 compatible = "ti,sysc-omap4", "ti,sysc";
703 reg-names = "rev", "sysc";
704 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
705 ti,sysc-midle = <SYSC_IDLE_FORCE>,
708 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
711 ti,sysc-delay-us = <2>;
712 /* Domains (V, P, C): core, cam_pwrdm, iss_clkdm */
713 clocks = <&iss_clkctrl OMAP4_FDIF_CLKCTRL 0>;
715 #address-cells = <1>;
717 ranges = <0x0 0xa000 0x1000>;
719 /* No child device binding or driver in mainline */
723 segment@180000 { /* 0x4a180000 */
724 compatible = "simple-bus";
725 #address-cells = <1>;
729 segment@200000 { /* 0x4a200000 */
730 compatible = "simple-bus";
731 #address-cells = <1>;
733 ranges = <0x0001e000 0x0021e000 0x001000>, /* ap 31 */
734 <0x0001f000 0x0021f000 0x001000>, /* ap 32 */
735 <0x0000a000 0x0020a000 0x001000>, /* ap 33 */
736 <0x0000b000 0x0020b000 0x001000>, /* ap 34 */
737 <0x00004000 0x00204000 0x001000>, /* ap 35 */
738 <0x00005000 0x00205000 0x001000>, /* ap 36 */
739 <0x00006000 0x00206000 0x001000>, /* ap 37 */
740 <0x00007000 0x00207000 0x001000>, /* ap 38 */
741 <0x00012000 0x00212000 0x001000>, /* ap 39 */
742 <0x00013000 0x00213000 0x001000>, /* ap 40 */
743 <0x0000c000 0x0020c000 0x001000>, /* ap 41 */
744 <0x0000d000 0x0020d000 0x001000>, /* ap 42 */
745 <0x00010000 0x00210000 0x001000>, /* ap 43 */
746 <0x00011000 0x00211000 0x001000>, /* ap 44 */
747 <0x00016000 0x00216000 0x001000>, /* ap 45 */
748 <0x00017000 0x00217000 0x001000>, /* ap 46 */
749 <0x00014000 0x00214000 0x001000>, /* ap 47 */
750 <0x00015000 0x00215000 0x001000>, /* ap 48 */
751 <0x00018000 0x00218000 0x001000>, /* ap 49 */
752 <0x00019000 0x00219000 0x001000>, /* ap 50 */
753 <0x00020000 0x00220000 0x001000>, /* ap 51 */
754 <0x00021000 0x00221000 0x001000>, /* ap 52 */
755 <0x00026000 0x00226000 0x001000>, /* ap 53 */
756 <0x00027000 0x00227000 0x001000>, /* ap 54 */
757 <0x00028000 0x00228000 0x001000>, /* ap 55 */
758 <0x00029000 0x00229000 0x001000>, /* ap 56 */
759 <0x0002a000 0x0022a000 0x001000>, /* ap 57 */
760 <0x0002b000 0x0022b000 0x001000>, /* ap 58 */
761 <0x0001c000 0x0021c000 0x001000>, /* ap 59 */
762 <0x0001d000 0x0021d000 0x001000>; /* ap 60 */
764 target-module@4000 { /* 0x4a204000, ap 35 42.0 */
765 compatible = "ti,sysc";
767 #address-cells = <1>;
769 ranges = <0x0 0x4000 0x1000>;
772 target-module@6000 { /* 0x4a206000, ap 37 4a.0 */
773 compatible = "ti,sysc";
775 #address-cells = <1>;
777 ranges = <0x0 0x6000 0x1000>;
780 target-module@a000 { /* 0x4a20a000, ap 33 2c.0 */
781 compatible = "ti,sysc";
783 #address-cells = <1>;
785 ranges = <0x0 0xa000 0x1000>;
788 target-module@c000 { /* 0x4a20c000, ap 41 20.0 */
789 compatible = "ti,sysc";
791 #address-cells = <1>;
793 ranges = <0x0 0xc000 0x1000>;
796 target-module@10000 { /* 0x4a210000, ap 43 52.0 */
797 compatible = "ti,sysc";
799 #address-cells = <1>;
801 ranges = <0x0 0x10000 0x1000>;
804 target-module@12000 { /* 0x4a212000, ap 39 18.0 */
805 compatible = "ti,sysc";
807 #address-cells = <1>;
809 ranges = <0x0 0x12000 0x1000>;
812 target-module@14000 { /* 0x4a214000, ap 47 30.0 */
813 compatible = "ti,sysc";
815 #address-cells = <1>;
817 ranges = <0x0 0x14000 0x1000>;
820 target-module@16000 { /* 0x4a216000, ap 45 28.0 */
821 compatible = "ti,sysc";
823 #address-cells = <1>;
825 ranges = <0x0 0x16000 0x1000>;
828 target-module@18000 { /* 0x4a218000, ap 49 38.0 */
829 compatible = "ti,sysc";
831 #address-cells = <1>;
833 ranges = <0x0 0x18000 0x1000>;
836 target-module@1c000 { /* 0x4a21c000, ap 59 5a.0 */
837 compatible = "ti,sysc";
839 #address-cells = <1>;
841 ranges = <0x0 0x1c000 0x1000>;
844 target-module@1e000 { /* 0x4a21e000, ap 31 10.0 */
845 compatible = "ti,sysc";
847 #address-cells = <1>;
849 ranges = <0x0 0x1e000 0x1000>;
852 target-module@20000 { /* 0x4a220000, ap 51 40.0 */
853 compatible = "ti,sysc";
855 #address-cells = <1>;
857 ranges = <0x0 0x20000 0x1000>;
860 target-module@26000 { /* 0x4a226000, ap 53 34.0 */
861 compatible = "ti,sysc";
863 #address-cells = <1>;
865 ranges = <0x0 0x26000 0x1000>;
868 target-module@28000 { /* 0x4a228000, ap 55 2e.0 */
869 compatible = "ti,sysc";
871 #address-cells = <1>;
873 ranges = <0x0 0x28000 0x1000>;
876 target-module@2a000 { /* 0x4a22a000, ap 57 48.0 */
877 compatible = "ti,sysc";
879 #address-cells = <1>;
881 ranges = <0x0 0x2a000 0x1000>;
885 segment@280000 { /* 0x4a280000 */
886 compatible = "simple-bus";
887 #address-cells = <1>;
891 l4_cfg_segment_300000: segment@300000 { /* 0x4a300000 */
892 compatible = "simple-bus";
893 #address-cells = <1>;
895 ranges = <0x00000000 0x00300000 0x020000>, /* ap 67 */
896 <0x00040000 0x00340000 0x001000>, /* ap 68 */
897 <0x00020000 0x00320000 0x004000>, /* ap 71 */
898 <0x00024000 0x00324000 0x002000>, /* ap 72 */
899 <0x00026000 0x00326000 0x001000>, /* ap 73 */
900 <0x00027000 0x00327000 0x001000>, /* ap 74 */
901 <0x00028000 0x00328000 0x001000>, /* ap 75 */
902 <0x00029000 0x00329000 0x001000>, /* ap 76 */
903 <0x00030000 0x00330000 0x010000>, /* ap 77 */
904 <0x0002a000 0x0032a000 0x002000>, /* ap 90 */
905 <0x0002c000 0x0032c000 0x004000>; /* ap 91 */
907 l4_cfg_target_0: target-module@0 { /* 0x4a300000, ap 67 14.0 */
908 compatible = "ti,sysc";
910 #address-cells = <1>;
912 ranges = <0x00000000 0x00000000 0x00020000>,
913 <0x00020000 0x00020000 0x00004000>,
914 <0x00024000 0x00024000 0x00002000>,
915 <0x00026000 0x00026000 0x00001000>,
916 <0x00027000 0x00027000 0x00001000>,
917 <0x00028000 0x00028000 0x00001000>,
918 <0x00029000 0x00029000 0x00001000>,
919 <0x0002a000 0x0002a000 0x00002000>,
920 <0x0002c000 0x0002c000 0x00004000>,
921 <0x00030000 0x00030000 0x00010000>;
926 &l4_wkup { /* 0x4a300000 */
927 compatible = "ti,omap4-l4-wkup", "simple-bus";
928 reg = <0x4a300000 0x800>,
931 reg-names = "ap", "la", "ia0";
932 #address-cells = <1>;
934 ranges = <0x00000000 0x4a300000 0x010000>, /* segment 0 */
935 <0x00010000 0x4a310000 0x010000>, /* segment 1 */
936 <0x00020000 0x4a320000 0x010000>; /* segment 2 */
938 segment@0 { /* 0x4a300000 */
939 compatible = "simple-bus";
940 #address-cells = <1>;
942 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
943 <0x00001000 0x00001000 0x001000>, /* ap 1 */
944 <0x00000800 0x00000800 0x000800>, /* ap 2 */
945 <0x00006000 0x00006000 0x002000>, /* ap 3 */
946 <0x00008000 0x00008000 0x001000>, /* ap 4 */
947 <0x0000a000 0x0000a000 0x001000>, /* ap 15 */
948 <0x0000b000 0x0000b000 0x001000>, /* ap 16 */
949 <0x00004000 0x00004000 0x001000>, /* ap 17 */
950 <0x00005000 0x00005000 0x001000>, /* ap 18 */
951 <0x0000c000 0x0000c000 0x001000>, /* ap 19 */
952 <0x0000d000 0x0000d000 0x001000>; /* ap 20 */
954 target-module@4000 { /* 0x4a304000, ap 17 24.0 */
955 compatible = "ti,sysc-omap2", "ti,sysc";
956 ti,hwmods = "counter_32k";
959 reg-names = "rev", "sysc";
960 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
962 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
963 clocks = <&l4_wkup_clkctrl OMAP4_COUNTER_32K_CLKCTRL 0>;
965 #address-cells = <1>;
967 ranges = <0x0 0x4000 0x1000>;
969 counter32k: counter@0 {
970 compatible = "ti,omap-counter32k";
975 target-module@6000 { /* 0x4a306000, ap 3 08.0 */
976 compatible = "ti,sysc-omap4", "ti,sysc";
979 #address-cells = <1>;
981 ranges = <0x0 0x6000 0x2000>;
984 compatible = "ti,omap4-prm";
986 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
987 #address-cells = <1>;
989 ranges = <0 0 0x2000>;
992 #address-cells = <1>;
996 prm_clockdomains: clockdomains {
1001 target-module@a000 { /* 0x4a30a000, ap 15 34.0 */
1002 compatible = "ti,sysc-omap4", "ti,sysc";
1005 #address-cells = <1>;
1007 ranges = <0x0 0xa000 0x1000>;
1010 compatible = "ti,omap4-scrm";
1013 scrm_clocks: clocks {
1014 #address-cells = <1>;
1018 scrm_clockdomains: clockdomains {
1023 target-module@c000 { /* 0x4a30c000, ap 19 2c.0 */
1024 compatible = "ti,sysc-omap4", "ti,sysc";
1025 ti,hwmods = "ctrl_module_wkup";
1028 reg-names = "rev", "sysc";
1029 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1032 <SYSC_IDLE_SMART_WKUP>;
1033 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
1034 #address-cells = <1>;
1036 ranges = <0x0 0xc000 0x1000>;
1038 omap4_scm_wkup: scm@c000 {
1039 compatible = "ti,omap4-scm-wkup";
1040 reg = <0xc000 0x1000>;
1045 segment@10000 { /* 0x4a310000 */
1046 compatible = "simple-bus";
1047 #address-cells = <1>;
1049 ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */
1050 <0x00001000 0x00011000 0x001000>, /* ap 6 */
1051 <0x00004000 0x00014000 0x001000>, /* ap 7 */
1052 <0x00005000 0x00015000 0x001000>, /* ap 8 */
1053 <0x00008000 0x00018000 0x001000>, /* ap 9 */
1054 <0x00009000 0x00019000 0x001000>, /* ap 10 */
1055 <0x0000c000 0x0001c000 0x001000>, /* ap 11 */
1056 <0x0000d000 0x0001d000 0x001000>, /* ap 12 */
1057 <0x0000e000 0x0001e000 0x001000>, /* ap 21 */
1058 <0x0000f000 0x0001f000 0x001000>; /* ap 22 */
1060 gpio1_target: target-module@0 { /* 0x4a310000, ap 5 14.0 */
1061 compatible = "ti,sysc-omap2", "ti,sysc";
1062 ti,hwmods = "gpio1";
1066 reg-names = "rev", "sysc", "syss";
1067 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1068 SYSC_OMAP2_SOFTRESET |
1069 SYSC_OMAP2_AUTOIDLE)>;
1070 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1073 <SYSC_IDLE_SMART_WKUP>;
1075 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
1076 clocks = <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 0>,
1077 <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 8>;
1078 clock-names = "fck", "dbclk";
1079 #address-cells = <1>;
1081 ranges = <0x0 0x0 0x1000>;
1084 compatible = "ti,omap4-gpio";
1086 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1090 interrupt-controller;
1091 #interrupt-cells = <2>;
1095 target-module@4000 { /* 0x4a314000, ap 7 18.0 */
1096 compatible = "ti,sysc-omap2", "ti,sysc";
1097 ti,hwmods = "wd_timer2";
1101 reg-names = "rev", "sysc", "syss";
1102 ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
1103 SYSC_OMAP2_SOFTRESET)>;
1104 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1107 <SYSC_IDLE_SMART_WKUP>;
1109 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
1110 clocks = <&l4_wkup_clkctrl OMAP4_WD_TIMER2_CLKCTRL 0>;
1111 clock-names = "fck";
1112 #address-cells = <1>;
1114 ranges = <0x0 0x4000 0x1000>;
1117 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
1119 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
1123 target-module@8000 { /* 0x4a318000, ap 9 1c.0 */
1124 compatible = "ti,sysc-omap2-timer", "ti,sysc";
1125 ti,hwmods = "timer1";
1129 reg-names = "rev", "sysc", "syss";
1130 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1131 SYSC_OMAP2_EMUFREE |
1132 SYSC_OMAP2_ENAWAKEUP |
1133 SYSC_OMAP2_SOFTRESET |
1134 SYSC_OMAP2_AUTOIDLE)>;
1135 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1139 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
1140 clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 0>;
1141 clock-names = "fck";
1142 #address-cells = <1>;
1144 ranges = <0x0 0x8000 0x1000>;
1147 compatible = "ti,omap3430-timer";
1149 clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 24>;
1150 clock-names = "fck";
1151 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1156 target-module@c000 { /* 0x4a31c000, ap 11 20.0 */
1157 compatible = "ti,sysc-omap2", "ti,sysc";
1162 reg-names = "rev", "sysc", "syss";
1163 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1164 SYSC_OMAP2_EMUFREE |
1165 SYSC_OMAP2_ENAWAKEUP |
1166 SYSC_OMAP2_SOFTRESET |
1167 SYSC_OMAP2_AUTOIDLE)>;
1168 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1172 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
1173 clocks = <&l4_wkup_clkctrl OMAP4_KBD_CLKCTRL 0>;
1174 clock-names = "fck";
1175 #address-cells = <1>;
1177 ranges = <0x0 0xc000 0x1000>;
1180 compatible = "ti,omap4-keypad";
1182 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
1187 target-module@e000 { /* 0x4a31e000, ap 21 30.0 */
1188 compatible = "ti,sysc-omap4", "ti,sysc";
1189 ti,hwmods = "ctrl_module_pad_wkup";
1192 reg-names = "rev", "sysc";
1193 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1196 <SYSC_IDLE_SMART_WKUP>;
1197 /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
1198 #address-cells = <1>;
1200 ranges = <0x0 0xe000 0x1000>;
1202 omap4_pmx_wkup: pinmux@40 {
1203 compatible = "ti,omap4-padconf",
1205 reg = <0x40 0x0038>;
1206 #address-cells = <1>;
1208 #pinctrl-cells = <1>;
1209 #interrupt-cells = <1>;
1210 interrupt-controller;
1211 pinctrl-single,register-width = <16>;
1212 pinctrl-single,function-mask = <0x7fff>;
1217 segment@20000 { /* 0x4a320000 */
1218 compatible = "simple-bus";
1219 #address-cells = <1>;
1221 ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */
1222 <0x0000a000 0x0002a000 0x001000>, /* ap 14 */
1223 <0x00000000 0x00020000 0x001000>, /* ap 23 */
1224 <0x00001000 0x00021000 0x001000>, /* ap 24 */
1225 <0x00002000 0x00022000 0x001000>, /* ap 25 */
1226 <0x00003000 0x00023000 0x001000>, /* ap 26 */
1227 <0x00004000 0x00024000 0x001000>, /* ap 27 */
1228 <0x00005000 0x00025000 0x001000>, /* ap 28 */
1229 <0x00007000 0x00027000 0x000400>, /* ap 29 */
1230 <0x00008000 0x00028000 0x000800>, /* ap 30 */
1231 <0x00009000 0x00029000 0x000400>; /* ap 31 */
1233 target-module@0 { /* 0x4a320000, ap 23 04.0 */
1234 compatible = "ti,sysc";
1235 status = "disabled";
1236 #address-cells = <1>;
1238 ranges = <0x0 0x0 0x1000>;
1241 target-module@2000 { /* 0x4a322000, ap 25 0c.0 */
1242 compatible = "ti,sysc";
1243 status = "disabled";
1244 #address-cells = <1>;
1246 ranges = <0x0 0x2000 0x1000>;
1249 target-module@4000 { /* 0x4a324000, ap 27 10.0 */
1250 compatible = "ti,sysc";
1251 status = "disabled";
1252 #address-cells = <1>;
1254 ranges = <0x0 0x4000 0x1000>;
1257 target-module@6000 { /* 0x4a326000, ap 13 28.0 */
1258 compatible = "ti,sysc";
1259 status = "disabled";
1260 #address-cells = <1>;
1262 ranges = <0x00000000 0x00006000 0x00001000>,
1263 <0x00001000 0x00007000 0x00000400>,
1264 <0x00002000 0x00008000 0x00000800>,
1265 <0x00003000 0x00009000 0x00000400>;
1270 &l4_per { /* 0x48000000 */
1271 compatible = "ti,omap4-l4-per", "simple-bus";
1272 reg = <0x48000000 0x800>,
1278 reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3";
1279 #address-cells = <1>;
1281 ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */
1282 <0x00200000 0x48200000 0x200000>; /* segment 1 */
1284 segment@0 { /* 0x48000000 */
1285 compatible = "simple-bus";
1286 #address-cells = <1>;
1288 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
1289 <0x00001000 0x00001000 0x000400>, /* ap 1 */
1290 <0x00000800 0x00000800 0x000800>, /* ap 2 */
1291 <0x00020000 0x00020000 0x001000>, /* ap 3 */
1292 <0x00021000 0x00021000 0x001000>, /* ap 4 */
1293 <0x00032000 0x00032000 0x001000>, /* ap 5 */
1294 <0x00033000 0x00033000 0x001000>, /* ap 6 */
1295 <0x00034000 0x00034000 0x001000>, /* ap 7 */
1296 <0x00035000 0x00035000 0x001000>, /* ap 8 */
1297 <0x00036000 0x00036000 0x001000>, /* ap 9 */
1298 <0x00037000 0x00037000 0x001000>, /* ap 10 */
1299 <0x0003e000 0x0003e000 0x001000>, /* ap 11 */
1300 <0x0003f000 0x0003f000 0x001000>, /* ap 12 */
1301 <0x00040000 0x00040000 0x010000>, /* ap 13 */
1302 <0x00050000 0x00050000 0x001000>, /* ap 14 */
1303 <0x00055000 0x00055000 0x001000>, /* ap 15 */
1304 <0x00056000 0x00056000 0x001000>, /* ap 16 */
1305 <0x00057000 0x00057000 0x001000>, /* ap 17 */
1306 <0x00058000 0x00058000 0x001000>, /* ap 18 */
1307 <0x00059000 0x00059000 0x001000>, /* ap 19 */
1308 <0x0005a000 0x0005a000 0x001000>, /* ap 20 */
1309 <0x0005b000 0x0005b000 0x001000>, /* ap 21 */
1310 <0x0005c000 0x0005c000 0x001000>, /* ap 22 */
1311 <0x0005d000 0x0005d000 0x001000>, /* ap 23 */
1312 <0x0005e000 0x0005e000 0x001000>, /* ap 24 */
1313 <0x00060000 0x00060000 0x001000>, /* ap 25 */
1314 <0x0006a000 0x0006a000 0x001000>, /* ap 26 */
1315 <0x0006b000 0x0006b000 0x001000>, /* ap 27 */
1316 <0x0006c000 0x0006c000 0x001000>, /* ap 28 */
1317 <0x0006d000 0x0006d000 0x001000>, /* ap 29 */
1318 <0x0006e000 0x0006e000 0x001000>, /* ap 30 */
1319 <0x0006f000 0x0006f000 0x001000>, /* ap 31 */
1320 <0x00070000 0x00070000 0x001000>, /* ap 32 */
1321 <0x00071000 0x00071000 0x001000>, /* ap 33 */
1322 <0x00072000 0x00072000 0x001000>, /* ap 34 */
1323 <0x00073000 0x00073000 0x001000>, /* ap 35 */
1324 <0x00061000 0x00061000 0x001000>, /* ap 36 */
1325 <0x00096000 0x00096000 0x001000>, /* ap 37 */
1326 <0x00097000 0x00097000 0x001000>, /* ap 38 */
1327 <0x00076000 0x00076000 0x001000>, /* ap 39 */
1328 <0x00077000 0x00077000 0x001000>, /* ap 40 */
1329 <0x00078000 0x00078000 0x001000>, /* ap 41 */
1330 <0x00079000 0x00079000 0x001000>, /* ap 42 */
1331 <0x00086000 0x00086000 0x001000>, /* ap 43 */
1332 <0x00087000 0x00087000 0x001000>, /* ap 44 */
1333 <0x00088000 0x00088000 0x001000>, /* ap 45 */
1334 <0x00089000 0x00089000 0x001000>, /* ap 46 */
1335 <0x000b0000 0x000b0000 0x001000>, /* ap 47 */
1336 <0x000b1000 0x000b1000 0x001000>, /* ap 48 */
1337 <0x00098000 0x00098000 0x001000>, /* ap 49 */
1338 <0x00099000 0x00099000 0x001000>, /* ap 50 */
1339 <0x0009a000 0x0009a000 0x001000>, /* ap 51 */
1340 <0x0009b000 0x0009b000 0x001000>, /* ap 52 */
1341 <0x0009c000 0x0009c000 0x001000>, /* ap 53 */
1342 <0x0009d000 0x0009d000 0x001000>, /* ap 54 */
1343 <0x0009e000 0x0009e000 0x001000>, /* ap 55 */
1344 <0x0009f000 0x0009f000 0x001000>, /* ap 56 */
1345 <0x00090000 0x00090000 0x002000>, /* ap 57 */
1346 <0x00092000 0x00092000 0x001000>, /* ap 58 */
1347 <0x000a4000 0x000a4000 0x001000>, /* ap 59 */
1348 <0x000a6000 0x000a6000 0x001000>, /* ap 60 */
1349 <0x000a8000 0x000a8000 0x004000>, /* ap 61 */
1350 <0x000ac000 0x000ac000 0x001000>, /* ap 62 */
1351 <0x000ad000 0x000ad000 0x001000>, /* ap 63 */
1352 <0x000ae000 0x000ae000 0x001000>, /* ap 64 */
1353 <0x000b2000 0x000b2000 0x001000>, /* ap 65 */
1354 <0x000b3000 0x000b3000 0x001000>, /* ap 66 */
1355 <0x000b4000 0x000b4000 0x001000>, /* ap 67 */
1356 <0x000b5000 0x000b5000 0x001000>, /* ap 68 */
1357 <0x000b8000 0x000b8000 0x001000>, /* ap 69 */
1358 <0x000b9000 0x000b9000 0x001000>, /* ap 70 */
1359 <0x000ba000 0x000ba000 0x001000>, /* ap 71 */
1360 <0x000bb000 0x000bb000 0x001000>, /* ap 72 */
1361 <0x000d1000 0x000d1000 0x001000>, /* ap 73 */
1362 <0x000d2000 0x000d2000 0x001000>, /* ap 74 */
1363 <0x000d5000 0x000d5000 0x001000>, /* ap 75 */
1364 <0x000d6000 0x000d6000 0x001000>, /* ap 76 */
1365 <0x000a2000 0x000a2000 0x001000>, /* ap 79 */
1366 <0x000a3000 0x000a3000 0x001000>, /* ap 80 */
1367 <0x00001400 0x00001400 0x000400>, /* ap 81 */
1368 <0x00001800 0x00001800 0x000400>, /* ap 82 */
1369 <0x00001c00 0x00001c00 0x000400>, /* ap 83 */
1370 <0x000a5000 0x000a5000 0x001000>; /* ap 84 */
1372 target-module@20000 { /* 0x48020000, ap 3 06.0 */
1373 compatible = "ti,sysc-omap2", "ti,sysc";
1374 ti,hwmods = "uart3";
1375 reg = <0x20050 0x4>,
1378 reg-names = "rev", "sysc", "syss";
1379 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1380 SYSC_OMAP2_SOFTRESET |
1381 SYSC_OMAP2_AUTOIDLE)>;
1382 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1385 <SYSC_IDLE_SMART_WKUP>;
1387 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1388 clocks = <&l4_per_clkctrl OMAP4_UART3_CLKCTRL 0>;
1389 clock-names = "fck";
1390 #address-cells = <1>;
1392 ranges = <0x0 0x20000 0x1000>;
1395 compatible = "ti,omap4-uart";
1397 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
1398 clock-frequency = <48000000>;
1402 target-module@32000 { /* 0x48032000, ap 5 02.0 */
1403 compatible = "ti,sysc-omap2-timer", "ti,sysc";
1404 ti,hwmods = "timer2";
1405 reg = <0x32000 0x4>,
1408 reg-names = "rev", "sysc", "syss";
1409 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1410 SYSC_OMAP2_EMUFREE |
1411 SYSC_OMAP2_ENAWAKEUP |
1412 SYSC_OMAP2_SOFTRESET |
1413 SYSC_OMAP2_AUTOIDLE)>;
1414 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1418 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1419 clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 0>;
1420 clock-names = "fck";
1421 #address-cells = <1>;
1423 ranges = <0x0 0x32000 0x1000>;
1426 compatible = "ti,omap3430-timer";
1428 clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 24>;
1429 clock-names = "fck";
1430 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1434 target-module@34000 { /* 0x48034000, ap 7 04.0 */
1435 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1436 ti,hwmods = "timer3";
1437 reg = <0x34000 0x4>,
1439 reg-names = "rev", "sysc";
1440 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1441 SYSC_OMAP4_SOFTRESET)>;
1442 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1445 <SYSC_IDLE_SMART_WKUP>;
1446 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1447 clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 0>;
1448 clock-names = "fck";
1449 #address-cells = <1>;
1451 ranges = <0x0 0x34000 0x1000>;
1454 compatible = "ti,omap4430-timer";
1456 clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 24>;
1457 clock-names = "fck";
1458 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1462 target-module@36000 { /* 0x48036000, ap 9 0e.0 */
1463 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1464 ti,hwmods = "timer4";
1465 reg = <0x36000 0x4>,
1467 reg-names = "rev", "sysc";
1468 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1469 SYSC_OMAP4_SOFTRESET)>;
1470 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1473 <SYSC_IDLE_SMART_WKUP>;
1474 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1475 clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 0>;
1476 clock-names = "fck";
1477 #address-cells = <1>;
1479 ranges = <0x0 0x36000 0x1000>;
1482 compatible = "ti,omap4430-timer";
1484 clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 24>;
1485 clock-names = "fck";
1486 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1490 target-module@3e000 { /* 0x4803e000, ap 11 08.0 */
1491 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1492 ti,hwmods = "timer9";
1493 reg = <0x3e000 0x4>,
1495 reg-names = "rev", "sysc";
1496 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1497 SYSC_OMAP4_SOFTRESET)>;
1498 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1501 <SYSC_IDLE_SMART_WKUP>;
1502 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1503 clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 0>;
1504 clock-names = "fck";
1505 #address-cells = <1>;
1507 ranges = <0x0 0x3e000 0x1000>;
1510 compatible = "ti,omap4430-timer";
1512 clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 24>;
1513 clock-names = "fck";
1514 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1519 target-module@40000 { /* 0x48040000, ap 13 0a.0 */
1520 compatible = "ti,sysc";
1521 status = "disabled";
1522 #address-cells = <1>;
1524 ranges = <0x0 0x40000 0x10000>;
1527 target-module@55000 { /* 0x48055000, ap 15 0c.0 */
1528 compatible = "ti,sysc-omap2", "ti,sysc";
1529 ti,hwmods = "gpio2";
1530 reg = <0x55000 0x4>,
1533 reg-names = "rev", "sysc", "syss";
1534 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1535 SYSC_OMAP2_SOFTRESET |
1536 SYSC_OMAP2_AUTOIDLE)>;
1537 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1540 <SYSC_IDLE_SMART_WKUP>;
1542 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1543 clocks = <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 0>,
1544 <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 8>;
1545 clock-names = "fck", "dbclk";
1546 #address-cells = <1>;
1548 ranges = <0x0 0x55000 0x1000>;
1551 compatible = "ti,omap4-gpio";
1553 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1556 interrupt-controller;
1557 #interrupt-cells = <2>;
1561 target-module@57000 { /* 0x48057000, ap 17 16.0 */
1562 compatible = "ti,sysc-omap2", "ti,sysc";
1563 ti,hwmods = "gpio3";
1564 reg = <0x57000 0x4>,
1567 reg-names = "rev", "sysc", "syss";
1568 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1569 SYSC_OMAP2_SOFTRESET |
1570 SYSC_OMAP2_AUTOIDLE)>;
1571 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1574 <SYSC_IDLE_SMART_WKUP>;
1576 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1577 clocks = <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 0>,
1578 <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 8>;
1579 clock-names = "fck", "dbclk";
1580 #address-cells = <1>;
1582 ranges = <0x0 0x57000 0x1000>;
1585 compatible = "ti,omap4-gpio";
1587 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1590 interrupt-controller;
1591 #interrupt-cells = <2>;
1595 target-module@59000 { /* 0x48059000, ap 19 10.0 */
1596 compatible = "ti,sysc-omap2", "ti,sysc";
1597 ti,hwmods = "gpio4";
1598 reg = <0x59000 0x4>,
1601 reg-names = "rev", "sysc", "syss";
1602 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1603 SYSC_OMAP2_SOFTRESET |
1604 SYSC_OMAP2_AUTOIDLE)>;
1605 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1608 <SYSC_IDLE_SMART_WKUP>;
1610 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1611 clocks = <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 0>,
1612 <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 8>;
1613 clock-names = "fck", "dbclk";
1614 #address-cells = <1>;
1616 ranges = <0x0 0x59000 0x1000>;
1619 compatible = "ti,omap4-gpio";
1621 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1624 interrupt-controller;
1625 #interrupt-cells = <2>;
1629 target-module@5b000 { /* 0x4805b000, ap 21 12.0 */
1630 compatible = "ti,sysc-omap2", "ti,sysc";
1631 ti,hwmods = "gpio5";
1632 reg = <0x5b000 0x4>,
1635 reg-names = "rev", "sysc", "syss";
1636 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1637 SYSC_OMAP2_SOFTRESET |
1638 SYSC_OMAP2_AUTOIDLE)>;
1639 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1642 <SYSC_IDLE_SMART_WKUP>;
1644 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1645 clocks = <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 0>,
1646 <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 8>;
1647 clock-names = "fck", "dbclk";
1648 #address-cells = <1>;
1650 ranges = <0x0 0x5b000 0x1000>;
1653 compatible = "ti,omap4-gpio";
1655 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
1658 interrupt-controller;
1659 #interrupt-cells = <2>;
1663 target-module@5d000 { /* 0x4805d000, ap 23 14.0 */
1664 compatible = "ti,sysc-omap2", "ti,sysc";
1665 ti,hwmods = "gpio6";
1666 reg = <0x5d000 0x4>,
1669 reg-names = "rev", "sysc", "syss";
1670 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1671 SYSC_OMAP2_SOFTRESET |
1672 SYSC_OMAP2_AUTOIDLE)>;
1673 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1676 <SYSC_IDLE_SMART_WKUP>;
1678 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1679 clocks = <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 0>,
1680 <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 8>;
1681 clock-names = "fck", "dbclk";
1682 #address-cells = <1>;
1684 ranges = <0x0 0x5d000 0x1000>;
1687 compatible = "ti,omap4-gpio";
1689 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
1692 interrupt-controller;
1693 #interrupt-cells = <2>;
1697 target-module@60000 { /* 0x48060000, ap 25 1e.0 */
1698 compatible = "ti,sysc-omap2", "ti,sysc";
1700 reg = <0x60000 0x8>,
1703 reg-names = "rev", "sysc", "syss";
1704 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1705 SYSC_OMAP2_ENAWAKEUP |
1706 SYSC_OMAP2_SOFTRESET |
1707 SYSC_OMAP2_AUTOIDLE)>;
1708 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1711 <SYSC_IDLE_SMART_WKUP>;
1713 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1714 clocks = <&l4_per_clkctrl OMAP4_I2C3_CLKCTRL 0>;
1715 clock-names = "fck";
1716 #address-cells = <1>;
1718 ranges = <0x0 0x60000 0x1000>;
1721 compatible = "ti,omap4-i2c";
1723 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
1724 #address-cells = <1>;
1729 target-module@6a000 { /* 0x4806a000, ap 26 18.0 */
1730 compatible = "ti,sysc-omap2", "ti,sysc";
1731 ti,hwmods = "uart1";
1732 reg = <0x6a050 0x4>,
1735 reg-names = "rev", "sysc", "syss";
1736 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1737 SYSC_OMAP2_SOFTRESET |
1738 SYSC_OMAP2_AUTOIDLE)>;
1739 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1742 <SYSC_IDLE_SMART_WKUP>;
1744 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1745 clocks = <&l4_per_clkctrl OMAP4_UART1_CLKCTRL 0>;
1746 clock-names = "fck";
1747 #address-cells = <1>;
1749 ranges = <0x0 0x6a000 0x1000>;
1752 compatible = "ti,omap4-uart";
1754 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1755 clock-frequency = <48000000>;
1759 target-module@6c000 { /* 0x4806c000, ap 28 20.0 */
1760 compatible = "ti,sysc-omap2", "ti,sysc";
1761 ti,hwmods = "uart2";
1762 reg = <0x6c050 0x4>,
1765 reg-names = "rev", "sysc", "syss";
1766 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1767 SYSC_OMAP2_SOFTRESET |
1768 SYSC_OMAP2_AUTOIDLE)>;
1769 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1772 <SYSC_IDLE_SMART_WKUP>;
1774 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1775 clocks = <&l4_per_clkctrl OMAP4_UART2_CLKCTRL 0>;
1776 clock-names = "fck";
1777 #address-cells = <1>;
1779 ranges = <0x0 0x6c000 0x1000>;
1782 compatible = "ti,omap4-uart";
1784 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
1785 clock-frequency = <48000000>;
1789 target-module@6e000 { /* 0x4806e000, ap 30 1c.1 */
1790 compatible = "ti,sysc-omap2", "ti,sysc";
1791 ti,hwmods = "uart4";
1792 reg = <0x6e050 0x4>,
1795 reg-names = "rev", "sysc", "syss";
1796 ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
1797 SYSC_OMAP2_SOFTRESET |
1798 SYSC_OMAP2_AUTOIDLE)>;
1799 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1802 <SYSC_IDLE_SMART_WKUP>;
1804 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1805 clocks = <&l4_per_clkctrl OMAP4_UART4_CLKCTRL 0>;
1806 clock-names = "fck";
1807 #address-cells = <1>;
1809 ranges = <0x0 0x6e000 0x1000>;
1812 compatible = "ti,omap4-uart";
1814 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1815 clock-frequency = <48000000>;
1819 target-module@70000 { /* 0x48070000, ap 32 28.0 */
1820 compatible = "ti,sysc-omap2", "ti,sysc";
1822 reg = <0x70000 0x8>,
1825 reg-names = "rev", "sysc", "syss";
1826 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1827 SYSC_OMAP2_ENAWAKEUP |
1828 SYSC_OMAP2_SOFTRESET |
1829 SYSC_OMAP2_AUTOIDLE)>;
1830 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1833 <SYSC_IDLE_SMART_WKUP>;
1835 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1836 clocks = <&l4_per_clkctrl OMAP4_I2C1_CLKCTRL 0>;
1837 clock-names = "fck";
1838 #address-cells = <1>;
1840 ranges = <0x0 0x70000 0x1000>;
1843 compatible = "ti,omap4-i2c";
1845 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1846 #address-cells = <1>;
1851 target-module@72000 { /* 0x48072000, ap 34 30.0 */
1852 compatible = "ti,sysc-omap2", "ti,sysc";
1854 reg = <0x72000 0x8>,
1857 reg-names = "rev", "sysc", "syss";
1858 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1859 SYSC_OMAP2_ENAWAKEUP |
1860 SYSC_OMAP2_SOFTRESET |
1861 SYSC_OMAP2_AUTOIDLE)>;
1862 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1865 <SYSC_IDLE_SMART_WKUP>;
1867 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1868 clocks = <&l4_per_clkctrl OMAP4_I2C2_CLKCTRL 0>;
1869 clock-names = "fck";
1870 #address-cells = <1>;
1872 ranges = <0x0 0x72000 0x1000>;
1875 compatible = "ti,omap4-i2c";
1877 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
1878 #address-cells = <1>;
1883 target-module@76000 { /* 0x48076000, ap 39 38.0 */
1884 compatible = "ti,sysc-omap4", "ti,sysc";
1885 ti,hwmods = "slimbus2";
1886 reg = <0x76000 0x4>,
1888 reg-names = "rev", "sysc";
1889 ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
1890 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1893 <SYSC_IDLE_SMART_WKUP>;
1894 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1895 clocks = <&l4_per_clkctrl OMAP4_SLIMBUS2_CLKCTRL 0>;
1896 clock-names = "fck";
1897 #address-cells = <1>;
1899 ranges = <0x0 0x76000 0x1000>;
1901 /* No child device binding or driver in mainline */
1904 target-module@78000 { /* 0x48078000, ap 41 1a.0 */
1905 compatible = "ti,sysc-omap2", "ti,sysc";
1907 reg = <0x78000 0x4>,
1910 reg-names = "rev", "sysc", "syss";
1911 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1912 SYSC_OMAP2_SOFTRESET |
1913 SYSC_OMAP2_AUTOIDLE)>;
1914 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1918 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1919 clocks = <&l4_per_clkctrl OMAP4_ELM_CLKCTRL 0>;
1920 clock-names = "fck";
1921 #address-cells = <1>;
1923 ranges = <0x0 0x78000 0x1000>;
1926 compatible = "ti,am3352-elm";
1928 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1929 status = "disabled";
1933 target-module@86000 { /* 0x48086000, ap 43 24.0 */
1934 compatible = "ti,sysc-omap2-timer", "ti,sysc";
1935 ti,hwmods = "timer10";
1936 reg = <0x86000 0x4>,
1939 reg-names = "rev", "sysc", "syss";
1940 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
1941 SYSC_OMAP2_EMUFREE |
1942 SYSC_OMAP2_ENAWAKEUP |
1943 SYSC_OMAP2_SOFTRESET |
1944 SYSC_OMAP2_AUTOIDLE)>;
1945 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1949 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1950 clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 0>;
1951 clock-names = "fck";
1952 #address-cells = <1>;
1954 ranges = <0x0 0x86000 0x1000>;
1957 compatible = "ti,omap3430-timer";
1959 clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 24>;
1960 clock-names = "fck";
1961 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1966 target-module@88000 { /* 0x48088000, ap 45 2e.0 */
1967 compatible = "ti,sysc-omap4-timer", "ti,sysc";
1968 ti,hwmods = "timer11";
1969 reg = <0x88000 0x4>,
1971 reg-names = "rev", "sysc";
1972 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
1973 SYSC_OMAP4_SOFTRESET)>;
1974 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1977 <SYSC_IDLE_SMART_WKUP>;
1978 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
1979 clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 0>;
1980 clock-names = "fck";
1981 #address-cells = <1>;
1983 ranges = <0x0 0x88000 0x1000>;
1986 compatible = "ti,omap4430-timer";
1988 clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 24>;
1989 clock-names = "fck";
1990 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1995 target-module@90000 { /* 0x48090000, ap 57 2a.0 */
1996 compatible = "ti,sysc";
1997 status = "disabled";
1998 #address-cells = <1>;
2000 ranges = <0x0 0x90000 0x2000>;
2003 target-module@96000 { /* 0x48096000, ap 37 26.0 */
2004 compatible = "ti,sysc-omap2", "ti,sysc";
2005 ti,hwmods = "mcbsp4";
2006 reg = <0x9608c 0x4>;
2008 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
2009 SYSC_OMAP2_ENAWAKEUP |
2010 SYSC_OMAP2_SOFTRESET)>;
2011 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2014 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2015 clocks = <&l4_per_clkctrl OMAP4_MCBSP4_CLKCTRL 0>;
2016 clock-names = "fck";
2017 #address-cells = <1>;
2019 ranges = <0x0 0x96000 0x1000>;
2022 compatible = "ti,omap4-mcbsp";
2023 reg = <0x0 0xff>; /* L4 Interconnect */
2025 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
2026 interrupt-names = "common";
2027 ti,buffer-size = <128>;
2030 dma-names = "tx", "rx";
2031 status = "disabled";
2035 target-module@98000 { /* 0x48098000, ap 49 22.0 */
2036 compatible = "ti,sysc-omap4", "ti,sysc";
2037 ti,hwmods = "mcspi1";
2038 reg = <0x98000 0x4>,
2040 reg-names = "rev", "sysc";
2041 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2042 SYSC_OMAP4_SOFTRESET)>;
2043 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2046 <SYSC_IDLE_SMART_WKUP>;
2047 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2048 clocks = <&l4_per_clkctrl OMAP4_MCSPI1_CLKCTRL 0>;
2049 clock-names = "fck";
2050 #address-cells = <1>;
2052 ranges = <0x0 0x98000 0x1000>;
2055 compatible = "ti,omap4-mcspi";
2057 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
2058 #address-cells = <1>;
2060 ti,spi-num-cs = <4>;
2069 dma-names = "tx0", "rx0", "tx1", "rx1",
2070 "tx2", "rx2", "tx3", "rx3";
2074 target-module@9a000 { /* 0x4809a000, ap 51 2c.0 */
2075 compatible = "ti,sysc-omap4", "ti,sysc";
2076 ti,hwmods = "mcspi2";
2077 reg = <0x9a000 0x4>,
2079 reg-names = "rev", "sysc";
2080 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2081 SYSC_OMAP4_SOFTRESET)>;
2082 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2085 <SYSC_IDLE_SMART_WKUP>;
2086 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2087 clocks = <&l4_per_clkctrl OMAP4_MCSPI2_CLKCTRL 0>;
2088 clock-names = "fck";
2089 #address-cells = <1>;
2091 ranges = <0x0 0x9a000 0x1000>;
2094 compatible = "ti,omap4-mcspi";
2096 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
2097 #address-cells = <1>;
2099 ti,spi-num-cs = <2>;
2104 dma-names = "tx0", "rx0", "tx1", "rx1";
2108 target-module@9c000 { /* 0x4809c000, ap 53 36.0 */
2109 compatible = "ti,sysc-omap4", "ti,sysc";
2111 reg = <0x9c000 0x4>,
2113 reg-names = "rev", "sysc";
2114 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2115 SYSC_OMAP4_SOFTRESET)>;
2116 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2119 <SYSC_IDLE_SMART_WKUP>;
2120 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2123 <SYSC_IDLE_SMART_WKUP>;
2124 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
2125 clocks = <&l3_init_clkctrl OMAP4_MMC1_CLKCTRL 0>;
2126 clock-names = "fck";
2127 #address-cells = <1>;
2129 ranges = <0x0 0x9c000 0x1000>;
2132 compatible = "ti,omap4-hsmmc";
2134 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
2136 ti,needs-special-reset;
2137 dmas = <&sdma 61>, <&sdma 62>;
2138 dma-names = "tx", "rx";
2139 pbias-supply = <&pbias_mmc_reg>;
2143 target-module@9e000 { /* 0x4809e000, ap 55 48.0 */
2144 compatible = "ti,sysc";
2145 status = "disabled";
2146 #address-cells = <1>;
2148 ranges = <0x0 0x9e000 0x1000>;
2151 target-module@a2000 { /* 0x480a2000, ap 79 3a.0 */
2152 compatible = "ti,sysc";
2153 status = "disabled";
2154 #address-cells = <1>;
2156 ranges = <0x0 0xa2000 0x1000>;
2159 target-module@a4000 { /* 0x480a4000, ap 59 34.0 */
2160 compatible = "ti,sysc";
2161 status = "disabled";
2162 #address-cells = <1>;
2164 ranges = <0x00000000 0x000a4000 0x00001000>,
2165 <0x00001000 0x000a5000 0x00001000>;
2168 target-module@a8000 { /* 0x480a8000, ap 61 3e.0 */
2169 compatible = "ti,sysc";
2170 status = "disabled";
2171 #address-cells = <1>;
2173 ranges = <0x0 0xa8000 0x4000>;
2176 target-module@ad000 { /* 0x480ad000, ap 63 50.0 */
2177 compatible = "ti,sysc-omap4", "ti,sysc";
2179 reg = <0xad000 0x4>,
2181 reg-names = "rev", "sysc";
2182 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2183 SYSC_OMAP4_SOFTRESET)>;
2184 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2187 <SYSC_IDLE_SMART_WKUP>;
2188 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2191 <SYSC_IDLE_SMART_WKUP>;
2192 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2193 clocks = <&l4_per_clkctrl OMAP4_MMC3_CLKCTRL 0>;
2194 clock-names = "fck";
2195 #address-cells = <1>;
2197 ranges = <0x0 0xad000 0x1000>;
2200 compatible = "ti,omap4-hsmmc";
2202 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
2203 ti,needs-special-reset;
2204 dmas = <&sdma 77>, <&sdma 78>;
2205 dma-names = "tx", "rx";
2209 target-module@b0000 { /* 0x480b0000, ap 47 40.0 */
2210 compatible = "ti,sysc";
2211 status = "disabled";
2212 #address-cells = <1>;
2214 ranges = <0x0 0xb0000 0x1000>;
2217 target-module@b2000 { /* 0x480b2000, ap 65 3c.0 */
2218 compatible = "ti,sysc-omap2", "ti,sysc";
2219 ti,hwmods = "hdq1w";
2220 reg = <0xb2000 0x4>,
2223 reg-names = "rev", "sysc", "syss";
2224 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
2225 SYSC_OMAP2_AUTOIDLE)>;
2227 ti,no-reset-on-init;
2228 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2229 clocks = <&l4_per_clkctrl OMAP4_HDQ1W_CLKCTRL 0>;
2230 clock-names = "fck";
2231 #address-cells = <1>;
2233 ranges = <0x0 0xb2000 0x1000>;
2236 compatible = "ti,omap3-1w";
2238 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
2242 target-module@b4000 { /* 0x480b4000, ap 67 46.0 */
2243 compatible = "ti,sysc-omap4", "ti,sysc";
2245 reg = <0xb4000 0x4>,
2247 reg-names = "rev", "sysc";
2248 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2249 SYSC_OMAP4_SOFTRESET)>;
2250 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2253 <SYSC_IDLE_SMART_WKUP>;
2254 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2257 <SYSC_IDLE_SMART_WKUP>;
2258 /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
2259 clocks = <&l3_init_clkctrl OMAP4_MMC2_CLKCTRL 0>;
2260 clock-names = "fck";
2261 #address-cells = <1>;
2263 ranges = <0x0 0xb4000 0x1000>;
2266 compatible = "ti,omap4-hsmmc";
2268 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
2269 ti,needs-special-reset;
2270 dmas = <&sdma 47>, <&sdma 48>;
2271 dma-names = "tx", "rx";
2275 target-module@b8000 { /* 0x480b8000, ap 69 58.0 */
2276 compatible = "ti,sysc-omap4", "ti,sysc";
2277 ti,hwmods = "mcspi3";
2278 reg = <0xb8000 0x4>,
2280 reg-names = "rev", "sysc";
2281 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2282 SYSC_OMAP4_SOFTRESET)>;
2283 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2286 <SYSC_IDLE_SMART_WKUP>;
2287 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2288 clocks = <&l4_per_clkctrl OMAP4_MCSPI3_CLKCTRL 0>;
2289 clock-names = "fck";
2290 #address-cells = <1>;
2292 ranges = <0x0 0xb8000 0x1000>;
2295 compatible = "ti,omap4-mcspi";
2297 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
2298 #address-cells = <1>;
2300 ti,spi-num-cs = <2>;
2301 dmas = <&sdma 15>, <&sdma 16>;
2302 dma-names = "tx0", "rx0";
2306 target-module@ba000 { /* 0x480ba000, ap 71 32.0 */
2307 compatible = "ti,sysc-omap4", "ti,sysc";
2308 ti,hwmods = "mcspi4";
2309 reg = <0xba000 0x4>,
2311 reg-names = "rev", "sysc";
2312 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2313 SYSC_OMAP4_SOFTRESET)>;
2314 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2317 <SYSC_IDLE_SMART_WKUP>;
2318 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2319 clocks = <&l4_per_clkctrl OMAP4_MCSPI4_CLKCTRL 0>;
2320 clock-names = "fck";
2321 #address-cells = <1>;
2323 ranges = <0x0 0xba000 0x1000>;
2326 compatible = "ti,omap4-mcspi";
2328 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
2329 #address-cells = <1>;
2331 ti,spi-num-cs = <1>;
2332 dmas = <&sdma 70>, <&sdma 71>;
2333 dma-names = "tx0", "rx0";
2337 target-module@d1000 { /* 0x480d1000, ap 73 44.0 */
2338 compatible = "ti,sysc-omap4", "ti,sysc";
2340 reg = <0xd1000 0x4>,
2342 reg-names = "rev", "sysc";
2343 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2344 SYSC_OMAP4_SOFTRESET)>;
2345 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2348 <SYSC_IDLE_SMART_WKUP>;
2349 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2352 <SYSC_IDLE_SMART_WKUP>;
2353 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2354 clocks = <&l4_per_clkctrl OMAP4_MMC4_CLKCTRL 0>;
2355 clock-names = "fck";
2356 #address-cells = <1>;
2358 ranges = <0x0 0xd1000 0x1000>;
2361 compatible = "ti,omap4-hsmmc";
2363 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
2364 ti,needs-special-reset;
2365 dmas = <&sdma 57>, <&sdma 58>;
2366 dma-names = "tx", "rx";
2370 target-module@d5000 { /* 0x480d5000, ap 75 4e.0 */
2371 compatible = "ti,sysc-omap4", "ti,sysc";
2373 reg = <0xd5000 0x4>,
2375 reg-names = "rev", "sysc";
2376 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
2377 SYSC_OMAP4_SOFTRESET)>;
2378 ti,sysc-midle = <SYSC_IDLE_FORCE>,
2381 <SYSC_IDLE_SMART_WKUP>;
2382 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2385 <SYSC_IDLE_SMART_WKUP>;
2386 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2387 clocks = <&l4_per_clkctrl OMAP4_MMC5_CLKCTRL 0>;
2388 clock-names = "fck";
2389 #address-cells = <1>;
2391 ranges = <0x0 0xd5000 0x1000>;
2394 compatible = "ti,omap4-hsmmc";
2396 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
2397 ti,needs-special-reset;
2398 dmas = <&sdma 59>, <&sdma 60>;
2399 dma-names = "tx", "rx";
2404 segment@200000 { /* 0x48200000 */
2405 compatible = "simple-bus";
2406 #address-cells = <1>;
2408 ranges = <0x00150000 0x00350000 0x001000>, /* ap 77 */
2409 <0x00151000 0x00351000 0x001000>; /* ap 78 */
2411 target-module@150000 { /* 0x48350000, ap 77 4c.0 */
2412 compatible = "ti,sysc-omap2", "ti,sysc";
2414 reg = <0x150000 0x8>,
2417 reg-names = "rev", "sysc", "syss";
2418 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
2419 SYSC_OMAP2_ENAWAKEUP |
2420 SYSC_OMAP2_SOFTRESET |
2421 SYSC_OMAP2_AUTOIDLE)>;
2422 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
2425 <SYSC_IDLE_SMART_WKUP>;
2427 /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
2428 clocks = <&l4_per_clkctrl OMAP4_I2C4_CLKCTRL 0>;
2429 clock-names = "fck";
2430 #address-cells = <1>;
2432 ranges = <0x0 0x150000 0x1000>;
2435 compatible = "ti,omap4-i2c";
2437 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
2438 #address-cells = <1>;