1 &l4_abe { /* 0x40100000 */
2 compatible = "ti,omap4-l4-abe", "simple-pm-bus";
3 reg = <0x40100000 0x400>,
5 reg-names = "la", "ap";
6 power-domains = <&prm_abe>;
7 /* OMAP4_L4_ABE_CLKCTRL is read-only */
10 ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */
11 <0x49000000 0x49000000 0x100000>;
12 segment@0 { /* 0x40100000 */
13 compatible = "simple-pm-bus";
17 /* CPU to L4 ABE mapping */
18 <0x00000000 0x00000000 0x000400>, /* ap 0 */
19 <0x00000400 0x00000400 0x000400>, /* ap 1 */
20 <0x00022000 0x00022000 0x001000>, /* ap 2 */
21 <0x00023000 0x00023000 0x001000>, /* ap 3 */
22 <0x00024000 0x00024000 0x001000>, /* ap 4 */
23 <0x00025000 0x00025000 0x001000>, /* ap 5 */
24 <0x00026000 0x00026000 0x001000>, /* ap 6 */
25 <0x00027000 0x00027000 0x001000>, /* ap 7 */
26 <0x00028000 0x00028000 0x001000>, /* ap 8 */
27 <0x00029000 0x00029000 0x001000>, /* ap 9 */
28 <0x0002a000 0x0002a000 0x001000>, /* ap 10 */
29 <0x0002b000 0x0002b000 0x001000>, /* ap 11 */
30 <0x0002e000 0x0002e000 0x001000>, /* ap 12 */
31 <0x0002f000 0x0002f000 0x001000>, /* ap 13 */
32 <0x00030000 0x00030000 0x001000>, /* ap 14 */
33 <0x00031000 0x00031000 0x001000>, /* ap 15 */
34 <0x00032000 0x00032000 0x001000>, /* ap 16 */
35 <0x00033000 0x00033000 0x001000>, /* ap 17 */
36 <0x00038000 0x00038000 0x001000>, /* ap 18 */
37 <0x00039000 0x00039000 0x001000>, /* ap 19 */
38 <0x0003a000 0x0003a000 0x001000>, /* ap 20 */
39 <0x0003b000 0x0003b000 0x001000>, /* ap 21 */
40 <0x0003c000 0x0003c000 0x001000>, /* ap 22 */
41 <0x0003d000 0x0003d000 0x001000>, /* ap 23 */
42 <0x0003e000 0x0003e000 0x001000>, /* ap 24 */
43 <0x0003f000 0x0003f000 0x001000>, /* ap 25 */
44 <0x00080000 0x00080000 0x010000>, /* ap 26 */
45 <0x00080000 0x00080000 0x001000>, /* ap 27 */
46 <0x000a0000 0x000a0000 0x010000>, /* ap 28 */
47 <0x000a0000 0x000a0000 0x001000>, /* ap 29 */
48 <0x000c0000 0x000c0000 0x010000>, /* ap 30 */
49 <0x000c0000 0x000c0000 0x001000>, /* ap 31 */
50 <0x000f1000 0x000f1000 0x001000>, /* ap 32 */
51 <0x000f2000 0x000f2000 0x001000>, /* ap 33 */
53 /* L3 to L4 ABE mapping */
54 <0x49000000 0x49000000 0x000400>, /* ap 0 */
55 <0x49000400 0x49000400 0x000400>, /* ap 1 */
56 <0x49022000 0x49022000 0x001000>, /* ap 2 */
57 <0x49023000 0x49023000 0x001000>, /* ap 3 */
58 <0x49024000 0x49024000 0x001000>, /* ap 4 */
59 <0x49025000 0x49025000 0x001000>, /* ap 5 */
60 <0x49026000 0x49026000 0x001000>, /* ap 6 */
61 <0x49027000 0x49027000 0x001000>, /* ap 7 */
62 <0x49028000 0x49028000 0x001000>, /* ap 8 */
63 <0x49029000 0x49029000 0x001000>, /* ap 9 */
64 <0x4902a000 0x4902a000 0x001000>, /* ap 10 */
65 <0x4902b000 0x4902b000 0x001000>, /* ap 11 */
66 <0x4902e000 0x4902e000 0x001000>, /* ap 12 */
67 <0x4902f000 0x4902f000 0x001000>, /* ap 13 */
68 <0x49030000 0x49030000 0x001000>, /* ap 14 */
69 <0x49031000 0x49031000 0x001000>, /* ap 15 */
70 <0x49032000 0x49032000 0x001000>, /* ap 16 */
71 <0x49033000 0x49033000 0x001000>, /* ap 17 */
72 <0x49038000 0x49038000 0x001000>, /* ap 18 */
73 <0x49039000 0x49039000 0x001000>, /* ap 19 */
74 <0x4903a000 0x4903a000 0x001000>, /* ap 20 */
75 <0x4903b000 0x4903b000 0x001000>, /* ap 21 */
76 <0x4903c000 0x4903c000 0x001000>, /* ap 22 */
77 <0x4903d000 0x4903d000 0x001000>, /* ap 23 */
78 <0x4903e000 0x4903e000 0x001000>, /* ap 24 */
79 <0x4903f000 0x4903f000 0x001000>, /* ap 25 */
80 <0x49080000 0x49080000 0x010000>, /* ap 26 */
81 <0x49080000 0x49080000 0x001000>, /* ap 27 */
82 <0x490a0000 0x490a0000 0x010000>, /* ap 28 */
83 <0x490a0000 0x490a0000 0x001000>, /* ap 29 */
84 <0x490c0000 0x490c0000 0x010000>, /* ap 30 */
85 <0x490c0000 0x490c0000 0x001000>, /* ap 31 */
86 <0x490f1000 0x490f1000 0x001000>, /* ap 32 */
87 <0x490f2000 0x490f2000 0x001000>; /* ap 33 */
89 target-module@22000 { /* 0x40122000, ap 2 02.0 */
90 compatible = "ti,sysc-omap2", "ti,sysc";
93 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
94 SYSC_OMAP2_ENAWAKEUP |
95 SYSC_OMAP2_SOFTRESET)>;
96 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
99 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
100 clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 0>;
102 #address-cells = <1>;
104 ranges = <0x0 0x22000 0x1000>,
105 <0x49022000 0x49022000 0x1000>;
108 compatible = "ti,omap4-mcbsp";
109 reg = <0x0 0xff>, /* MPU private access */
110 <0x49022000 0xff>; /* L3 Interconnect */
111 reg-names = "mpu", "dma";
112 clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 24>;
114 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
115 interrupt-names = "common";
116 ti,buffer-size = <128>;
119 dma-names = "tx", "rx";
124 target-module@24000 { /* 0x40124000, ap 4 04.0 */
125 compatible = "ti,sysc-omap2", "ti,sysc";
128 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
129 SYSC_OMAP2_ENAWAKEUP |
130 SYSC_OMAP2_SOFTRESET)>;
131 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
134 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
135 clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 0>;
137 #address-cells = <1>;
139 ranges = <0x0 0x24000 0x1000>,
140 <0x49024000 0x49024000 0x1000>;
143 compatible = "ti,omap4-mcbsp";
144 reg = <0x0 0xff>, /* MPU private access */
145 <0x49024000 0xff>; /* L3 Interconnect */
146 reg-names = "mpu", "dma";
147 clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 24>;
149 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
150 interrupt-names = "common";
151 ti,buffer-size = <128>;
154 dma-names = "tx", "rx";
159 target-module@26000 { /* 0x40126000, ap 6 06.0 */
160 compatible = "ti,sysc-omap2", "ti,sysc";
163 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
164 SYSC_OMAP2_ENAWAKEUP |
165 SYSC_OMAP2_SOFTRESET)>;
166 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
169 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
170 clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 0>;
172 #address-cells = <1>;
174 ranges = <0x0 0x26000 0x1000>,
175 <0x49026000 0x49026000 0x1000>;
178 compatible = "ti,omap4-mcbsp";
179 reg = <0x0 0xff>, /* MPU private access */
180 <0x49026000 0xff>; /* L3 Interconnect */
181 reg-names = "mpu", "dma";
182 clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 24>;
184 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
185 interrupt-names = "common";
186 ti,buffer-size = <128>;
189 dma-names = "tx", "rx";
194 target-module@28000 { /* 0x40128000, ap 8 08.0 */
195 /* 0x4012a000, ap 10 0a.0 */
196 compatible = "ti,sysc-mcasp", "ti,sysc";
199 reg-names = "rev", "sysc";
200 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
203 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
204 clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
206 #address-cells = <1>;
208 ranges = <0x0 0x28000 0x1000>,
209 <0x49028000 0x49028000 0x1000>,
210 <0x2000 0x2a000 0x1000>,
211 <0x4902a000 0x4902a000 0x1000>;
214 compatible = "ti,omap4-mcasp-audio";
216 <0x4902a000 0x1000>; /* L3 data port */
217 reg-names = "mpu","dat";
218 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
219 interrupt-names = "tx";
222 clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
224 op-mode = <1>; /* MCASP_DIT_MODE */
225 serial-dir = < 1 >; /* 1 TX serializers */
230 target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */
231 compatible = "ti,sysc-omap4", "ti,sysc";
234 reg-names = "rev", "sysc";
235 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
236 SYSC_OMAP4_SOFTRESET)>;
237 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
240 <SYSC_IDLE_SMART_WKUP>;
241 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
242 clocks = <&abe_clkctrl OMAP4_DMIC_CLKCTRL 0>;
244 #address-cells = <1>;
246 ranges = <0x0 0x2e000 0x1000>,
247 <0x4902e000 0x4902e000 0x1000>;
250 compatible = "ti,omap4-dmic";
251 reg = <0x0 0x7f>, /* MPU private access */
252 <0x4902e000 0x7f>; /* L3 Interconnect */
253 reg-names = "mpu", "dma";
254 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
256 dma-names = "up_link";
261 target-module@30000 { /* 0x40130000, ap 14 0e.0 */
262 compatible = "ti,sysc-omap2", "ti,sysc";
266 reg-names = "rev", "sysc", "syss";
267 ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
268 SYSC_OMAP2_SOFTRESET)>;
269 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
272 <SYSC_IDLE_SMART_WKUP>;
274 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
275 clocks = <&abe_clkctrl OMAP4_WD_TIMER3_CLKCTRL 0>;
277 #address-cells = <1>;
279 ranges = <0x0 0x30000 0x1000>,
280 <0x49030000 0x49030000 0x1000>;
283 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
285 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
289 mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */
290 compatible = "ti,sysc-omap4", "ti,sysc";
293 reg-names = "rev", "sysc";
294 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
295 SYSC_OMAP4_SOFTRESET)>;
296 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
299 <SYSC_IDLE_SMART_WKUP>;
300 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
301 clocks = <&abe_clkctrl OMAP4_MCPDM_CLKCTRL 0>;
303 #address-cells = <1>;
305 ranges = <0x0 0x32000 0x1000>,
306 <0x49032000 0x49032000 0x1000>;
308 /* Must be only enabled for boards with pdmclk wired */
312 compatible = "ti,omap4-mcpdm";
313 reg = <0x0 0x7f>, /* MPU private access */
314 <0x49032000 0x7f>; /* L3 Interconnect */
315 reg-names = "mpu", "dma";
316 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
319 dma-names = "up_link", "dn_link";
323 target-module@38000 { /* 0x40138000, ap 18 12.0 */
324 compatible = "ti,sysc-omap4-timer", "ti,sysc";
327 reg-names = "rev", "sysc";
328 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
329 SYSC_OMAP4_SOFTRESET)>;
330 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
333 <SYSC_IDLE_SMART_WKUP>;
334 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
335 clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 0>;
337 #address-cells = <1>;
339 ranges = <0x0 0x38000 0x1000>,
340 <0x49038000 0x49038000 0x1000>;
343 compatible = "ti,omap4430-timer";
344 reg = <0x00000000 0x80>,
346 clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 24>,
348 clock-names = "fck", "timer_sys_ck";
349 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
354 target-module@3a000 { /* 0x4013a000, ap 20 14.0 */
355 compatible = "ti,sysc-omap4-timer", "ti,sysc";
358 reg-names = "rev", "sysc";
359 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
360 SYSC_OMAP4_SOFTRESET)>;
361 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
364 <SYSC_IDLE_SMART_WKUP>;
365 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
366 clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 0>;
368 #address-cells = <1>;
370 ranges = <0x0 0x3a000 0x1000>,
371 <0x4903a000 0x4903a000 0x1000>;
374 compatible = "ti,omap4430-timer";
375 reg = <0x00000000 0x80>,
377 clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 24>,
379 clock-names = "fck", "timer_sys_ck";
380 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
385 target-module@3c000 { /* 0x4013c000, ap 22 16.0 */
386 compatible = "ti,sysc-omap4-timer", "ti,sysc";
389 reg-names = "rev", "sysc";
390 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
391 SYSC_OMAP4_SOFTRESET)>;
392 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
395 <SYSC_IDLE_SMART_WKUP>;
396 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
397 clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 0>;
399 #address-cells = <1>;
401 ranges = <0x0 0x3c000 0x1000>,
402 <0x4903c000 0x4903c000 0x1000>;
405 compatible = "ti,omap4430-timer";
406 reg = <0x00000000 0x80>,
408 clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 24>,
410 clock-names = "fck", "timer_sys_ck";
411 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
416 target-module@3e000 { /* 0x4013e000, ap 24 18.0 */
417 compatible = "ti,sysc-omap4-timer", "ti,sysc";
420 reg-names = "rev", "sysc";
421 ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
422 SYSC_OMAP4_SOFTRESET)>;
423 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
426 <SYSC_IDLE_SMART_WKUP>;
427 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
428 clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 0>;
430 #address-cells = <1>;
432 ranges = <0x0 0x3e000 0x1000>,
433 <0x4903e000 0x4903e000 0x1000>;
436 compatible = "ti,omap4430-timer";
437 reg = <0x00000000 0x80>,
439 clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 24>,
441 clock-names = "fck", "timer_sys_ck";
442 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
448 target-module@80000 { /* 0x40180000, ap 26 1a.0 */
449 compatible = "ti,sysc";
451 #address-cells = <1>;
453 ranges = <0x0 0x80000 0x10000>,
454 <0x49080000 0x49080000 0x10000>;
457 target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */
458 compatible = "ti,sysc";
460 #address-cells = <1>;
462 ranges = <0x0 0xa0000 0x10000>,
463 <0x490a0000 0x490a0000 0x10000>;
466 target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */
467 compatible = "ti,sysc";
469 #address-cells = <1>;
471 ranges = <0x0 0xc0000 0x10000>,
472 <0x490c0000 0x490c0000 0x10000>;
475 target-module@f1000 { /* 0x401f1000, ap 32 20.0 */
476 compatible = "ti,sysc-omap4", "ti,sysc";
479 reg-names = "rev", "sysc";
480 ti,sysc-midle = <SYSC_IDLE_FORCE>,
483 <SYSC_IDLE_SMART_WKUP>;
484 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
487 /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
488 clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>;
490 #address-cells = <1>;
492 ranges = <0x0 0xf1000 0x1000>,
493 <0x490f1000 0x490f1000 0x1000>;
496 * No child device binding or driver in mainline.
497 * See Android tree and related upstreaming efforts
498 * for the old driver.