2 * Device Tree Source for OMAP2420 clock data
4 * Copyright (C) 2014 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
12 sys_clkout2_src_gate: sys_clkout2_src_gate@70 {
14 compatible = "ti,composite-no-wait-gate-clock";
20 sys_clkout2_src_mux: sys_clkout2_src_mux@70 {
22 compatible = "ti,composite-mux-clock";
23 clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>;
28 sys_clkout2_src: sys_clkout2_src {
30 compatible = "ti,composite-clock";
31 clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>;
34 sys_clkout2: sys_clkout2@70 {
36 compatible = "ti,divider-clock";
37 clocks = <&sys_clkout2_src>;
41 ti,index-power-of-two;
44 dsp_gate_ick: dsp_gate_ick@810 {
46 compatible = "ti,composite-interface-clock";
52 dsp_div_ick: dsp_div_ick@840 {
54 compatible = "ti,composite-divider-clock";
59 ti,index-starts-at-one;
64 compatible = "ti,composite-clock";
65 clocks = <&dsp_gate_ick>, <&dsp_div_ick>;
68 iva1_gate_ifck: iva1_gate_ifck@800 {
70 compatible = "ti,composite-gate-clock";
76 iva1_div_ifck: iva1_div_ifck@840 {
78 compatible = "ti,composite-divider-clock";
82 ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
85 iva1_ifck: iva1_ifck {
87 compatible = "ti,composite-clock";
88 clocks = <&iva1_gate_ifck>, <&iva1_div_ifck>;
91 iva1_ifck_div: iva1_ifck_div {
93 compatible = "fixed-factor-clock";
94 clocks = <&iva1_ifck>;
99 iva1_mpu_int_ifck: iva1_mpu_int_ifck@800 {
101 compatible = "ti,wait-gate-clock";
102 clocks = <&iva1_ifck_div>;
107 wdt3_ick: wdt3_ick@210 {
109 compatible = "ti,omap3-interface-clock";
115 wdt3_fck: wdt3_fck@200 {
117 compatible = "ti,wait-gate-clock";
118 clocks = <&func_32k_ck>;
123 mmc_ick: mmc_ick@210 {
125 compatible = "ti,omap3-interface-clock";
131 mmc_fck: mmc_fck@200 {
133 compatible = "ti,wait-gate-clock";
134 clocks = <&func_96m_ck>;
139 eac_ick: eac_ick@210 {
141 compatible = "ti,omap3-interface-clock";
147 eac_fck: eac_fck@200 {
149 compatible = "ti,wait-gate-clock";
150 clocks = <&func_96m_ck>;
155 i2c1_fck: i2c1_fck@200 {
157 compatible = "ti,wait-gate-clock";
158 clocks = <&func_12m_ck>;
163 i2c2_fck: i2c2_fck@200 {
165 compatible = "ti,wait-gate-clock";
166 clocks = <&func_12m_ck>;
171 vlynq_ick: vlynq_ick@210 {
173 compatible = "ti,omap3-interface-clock";
174 clocks = <&core_l3_ck>;
179 vlynq_gate_fck: vlynq_gate_fck@200 {
181 compatible = "ti,composite-gate-clock";
187 core_d18_ck: core_d18_ck {
189 compatible = "fixed-factor-clock";
195 vlynq_mux_fck: vlynq_mux_fck@240 {
197 compatible = "ti,composite-mux-clock";
198 clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>;
203 vlynq_fck: vlynq_fck {
205 compatible = "ti,composite-clock";
206 clocks = <&vlynq_gate_fck>, <&vlynq_mux_fck>;
211 gfx_clkdm: gfx_clkdm {
212 compatible = "ti,clockdomain";
216 core_l3_clkdm: core_l3_clkdm {
217 compatible = "ti,clockdomain";
218 clocks = <&cam_fck>, <&vlynq_ick>, <&usb_fck>;
221 wkup_clkdm: wkup_clkdm {
222 compatible = "ti,clockdomain";
223 clocks = <&dpll_ck>, <&emul_ck>, <&gpt1_ick>, <&gpios_ick>,
224 <&gpios_fck>, <&mpu_wdt_ick>, <&mpu_wdt_fck>,
225 <&sync_32k_ick>, <&wdt1_ick>, <&omapctrl_ick>;
228 iva1_clkdm: iva1_clkdm {
229 compatible = "ti,clockdomain";
230 clocks = <&iva1_mpu_int_ifck>;
233 dss_clkdm: dss_clkdm {
234 compatible = "ti,clockdomain";
235 clocks = <&dss_ick>, <&dss_54m_fck>;
238 core_l4_clkdm: core_l4_clkdm {
239 compatible = "ti,clockdomain";
240 clocks = <&ssi_l4_ick>, <&gpt2_ick>, <&gpt3_ick>, <&gpt4_ick>,
241 <&gpt5_ick>, <&gpt6_ick>, <&gpt7_ick>, <&gpt8_ick>,
242 <&gpt9_ick>, <&gpt10_ick>, <&gpt11_ick>, <&gpt12_ick>,
243 <&mcbsp1_ick>, <&mcbsp2_ick>, <&mcspi1_ick>,
244 <&mcspi1_fck>, <&mcspi2_ick>, <&mcspi2_fck>,
245 <&uart1_ick>, <&uart1_fck>, <&uart2_ick>, <&uart2_fck>,
246 <&uart3_ick>, <&uart3_fck>, <&cam_ick>,
247 <&mailboxes_ick>, <&wdt4_ick>, <&wdt4_fck>,
248 <&wdt3_ick>, <&wdt3_fck>, <&mspro_ick>, <&mspro_fck>,
249 <&mmc_ick>, <&mmc_fck>, <&fac_ick>, <&fac_fck>,
250 <&eac_ick>, <&eac_fck>, <&hdq_ick>, <&hdq_fck>,
251 <&i2c1_ick>, <&i2c1_fck>, <&i2c2_ick>, <&i2c2_fck>,
252 <&des_ick>, <&sha_ick>, <&rng_ick>, <&aes_ick>,
258 compatible = "fixed-factor-clock";
259 clocks = <&apll96_ck>;
265 ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
268 &ssi_ssr_sst_div_fck {
269 ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;