1 // SPDX-License-Identifier: GPL-2.0
3 * Keystone 2 lamarr SoC clock nodes
5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/
9 armpllclk: armpllclk@2620370 {
11 compatible = "ti,keystone,pll-clock";
12 clocks = <&refclksys>;
13 clock-output-names = "arm-pll-clk";
15 reg-names = "control";
18 mainpllclk: mainpllclk@2310110 {
20 compatible = "ti,keystone,main-pll-clock";
21 clocks = <&refclksys>;
22 reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>;
23 reg-names = "control", "multiplier", "post-divider";
26 papllclk: papllclk@2620358 {
28 compatible = "ti,keystone,pll-clock";
29 clocks = <&refclksys>;
30 clock-output-names = "papllclk";
32 reg-names = "control";
35 ddr3apllclk: ddr3apllclk@2620360 {
37 compatible = "ti,keystone,pll-clock";
38 clocks = <&refclksys>;
39 clock-output-names = "ddr-3a-pll-clk";
41 reg-names = "control";
44 clkdfeiqnsys: clkdfeiqnsys@2350004 {
46 compatible = "ti,keystone,psc-clock";
47 clocks = <&chipclk12>;
48 clock-output-names = "dfe";
49 reg-names = "control", "domain";
50 reg = <0x02350004 0xb00>, <0x02350000 0x400>;
54 clkpcie1: clkpcie1@235002c {
56 compatible = "ti,keystone,psc-clock";
57 clocks = <&chipclk12>;
58 clock-output-names = "pcie";
59 reg = <0x0235002c 0xb00>, <0x02350000 0x400>;
60 reg-names = "control", "domain";
64 clkgem1: clkgem1@2350040 {
66 compatible = "ti,keystone,psc-clock";
68 clock-output-names = "gem1";
69 reg = <0x02350040 0xb00>, <0x02350024 0x400>;
70 reg-names = "control", "domain";
74 clkgem2: clkgem2@2350044 {
76 compatible = "ti,keystone,psc-clock";
78 clock-output-names = "gem2";
79 reg = <0x02350044 0xb00>, <0x02350028 0x400>;
80 reg-names = "control", "domain";
84 clkgem3: clkgem3@2350048 {
86 compatible = "ti,keystone,psc-clock";
88 clock-output-names = "gem3";
89 reg = <0x02350048 0xb00>, <0x0235002c 0x400>;
90 reg-names = "control", "domain";
94 clktac: clktac@2350064 {
96 compatible = "ti,keystone,psc-clock";
97 clocks = <&chipclk13>;
98 clock-output-names = "tac";
99 reg = <0x02350064 0xb00>, <0x02350044 0x400>;
100 reg-names = "control", "domain";
104 clkrac: clkrac@2350068 {
106 compatible = "ti,keystone,psc-clock";
107 clocks = <&chipclk13>;
108 clock-output-names = "rac";
109 reg = <0x02350068 0xb00>, <0x02350044 0x400>;
110 reg-names = "control", "domain";
114 clkdfepd0: clkdfepd0@235006c {
116 compatible = "ti,keystone,psc-clock";
117 clocks = <&chipclk13>;
118 clock-output-names = "dfe-pd0";
119 reg = <0x0235006c 0xb00>, <0x02350044 0x400>;
120 reg-names = "control", "domain";
124 clkfftc0: clkfftc0@2350070 {
126 compatible = "ti,keystone,psc-clock";
127 clocks = <&chipclk13>;
128 clock-output-names = "fftc-0";
129 reg = <0x02350070 0xb00>, <0x0235004c 0x400>;
130 reg-names = "control", "domain";
134 clkosr: clkosr@2350088 {
136 compatible = "ti,keystone,psc-clock";
137 clocks = <&chipclk13>;
138 clock-output-names = "osr";
139 reg = <0x02350088 0xb00>, <0x0235004c 0x400>;
140 reg-names = "control", "domain";
144 clktcp3d0: clktcp3d0@235008c {
146 compatible = "ti,keystone,psc-clock";
147 clocks = <&chipclk13>;
148 clock-output-names = "tcp3d-0";
149 reg = <0x0235008c 0xb00>, <0x02350058 0x400>;
150 reg-names = "control", "domain";
154 clktcp3d1: clktcp3d1@2350094 {
156 compatible = "ti,keystone,psc-clock";
157 clocks = <&chipclk13>;
158 clock-output-names = "tcp3d-1";
159 reg = <0x02350094 0xb00>, <0x02350058 0x400>;
160 reg-names = "control", "domain";
164 clkvcp0: clkvcp0@235009c {
166 compatible = "ti,keystone,psc-clock";
167 clocks = <&chipclk13>;
168 clock-output-names = "vcp-0";
169 reg = <0x0235009c 0xb00>, <0x02350060 0x400>;
170 reg-names = "control", "domain";
174 clkvcp1: clkvcp1@23500a0 {
176 compatible = "ti,keystone,psc-clock";
177 clocks = <&chipclk13>;
178 clock-output-names = "vcp-1";
179 reg = <0x023500a0 0xb00>, <0x02350060 0x400>;
180 reg-names = "control", "domain";
184 clkvcp2: clkvcp2@23500a4 {
186 compatible = "ti,keystone,psc-clock";
187 clocks = <&chipclk13>;
188 clock-output-names = "vcp-2";
189 reg = <0x023500a4 0xb00>, <0x02350060 0x400>;
190 reg-names = "control", "domain";
194 clkvcp3: clkvcp3@23500a8 {
196 compatible = "ti,keystone,psc-clock";
197 clocks = <&chipclk13>;
198 clock-output-names = "vcp-3";
199 reg = <0x023500a8 0xb00>, <0x02350060 0x400>;
200 reg-names = "control", "domain";
204 clkbcp: clkbcp@23500bc {
206 compatible = "ti,keystone,psc-clock";
207 clocks = <&chipclk13>;
208 clock-output-names = "bcp";
209 reg = <0x023500bc 0xb00>, <0x02350068 0x400>;
210 reg-names = "control", "domain";
214 clkdfepd1: clkdfepd1@23500c0 {
216 compatible = "ti,keystone,psc-clock";
217 clocks = <&chipclk13>;
218 clock-output-names = "dfe-pd1";
219 reg = <0x023500c0 0xb00>, <0x02350044 0x400>;
220 reg-names = "control", "domain";
224 clkfftc1: clkfftc1@23500c4 {
226 compatible = "ti,keystone,psc-clock";
227 clocks = <&chipclk13>;
228 clock-output-names = "fftc-1";
229 reg = <0x023500c4 0xb00>, <0x023504c0 0x400>;
230 reg-names = "control", "domain";
234 clkiqnail: clkiqnail@23500c8 {
236 compatible = "ti,keystone,psc-clock";
237 clocks = <&chipclk13>;
238 clock-output-names = "iqn-ail";
239 reg = <0x023500c8 0xb00>, <0x0235004c 0x400>;
240 reg-names = "control", "domain";
244 clkuart2: clkuart2@2350000 {
246 compatible = "ti,keystone,psc-clock";
247 clocks = <&clkmodrst0>;
248 clock-output-names = "uart2";
249 reg = <0x02350000 0xb00>, <0x02350000 0x400>;
250 reg-names = "control", "domain";
254 clkuart3: clkuart3@2350000 {
256 compatible = "ti,keystone,psc-clock";
257 clocks = <&clkmodrst0>;
258 clock-output-names = "uart3";
259 reg = <0x02350000 0xb00>, <0x02350000 0x400>;
260 reg-names = "control", "domain";