1 // SPDX-License-Identifier: GPL-2.0
3 // Copyright 2014 Freescale Semiconductor, Inc.
5 #include <dt-bindings/clock/imx6sx-clock.h>
6 #include <dt-bindings/gpio/gpio.h>
7 #include <dt-bindings/input/input.h>
8 #include <dt-bindings/interrupt-controller/arm-gic.h>
9 #include "imx6sx-pinfunc.h"
15 * The decompressor and also some bootloaders rely on a
16 * pre-existing /chosen node to be available to insert the
17 * command line and merge other ATAGS info.
64 compatible = "arm,cortex-a9";
67 next-level-cache = <&L2>;
75 fsl,soc-operating-points = <
82 clock-latency = <61036>; /* two CLK32 periods */
84 clocks = <&clks IMX6SX_CLK_ARM>,
85 <&clks IMX6SX_CLK_PLL2_PFD2>,
86 <&clks IMX6SX_CLK_STEP>,
87 <&clks IMX6SX_CLK_PLL1_SW>,
88 <&clks IMX6SX_CLK_PLL1_SYS>;
89 clock-names = "arm", "pll2_pfd2_396m", "step",
90 "pll1_sw", "pll1_sys";
91 arm-supply = <®_arm>;
92 soc-supply = <®_soc>;
93 nvmem-cells = <&cpu_speed_grade>;
94 nvmem-cell-names = "speed_grade";
99 compatible = "fixed-clock";
101 clock-frequency = <32768>;
102 clock-output-names = "ckil";
106 compatible = "fixed-clock";
108 clock-frequency = <24000000>;
109 clock-output-names = "osc";
112 ipp_di0: clock-ipp-di0 {
113 compatible = "fixed-clock";
115 clock-frequency = <0>;
116 clock-output-names = "ipp_di0";
119 ipp_di1: clock-ipp-di1 {
120 compatible = "fixed-clock";
122 clock-frequency = <0>;
123 clock-output-names = "ipp_di1";
126 anaclk1: clock-anaclk1 {
127 compatible = "fixed-clock";
129 clock-frequency = <0>;
130 clock-output-names = "anaclk1";
133 anaclk2: clock-anaclk2 {
134 compatible = "fixed-clock";
136 clock-frequency = <0>;
137 clock-output-names = "anaclk2";
141 compatible = "fsl,imx6sx-mqs";
147 compatible = "arm,cortex-a9-pmu";
148 interrupt-parent = <&gpc>;
149 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
152 usbphynop1: usbphynop1 {
153 compatible = "usb-nop-xceiv";
158 #address-cells = <1>;
160 compatible = "simple-bus";
161 interrupt-parent = <&gpc>;
164 ocram_s: sram@8f8000 {
165 compatible = "mmio-sram";
166 reg = <0x008f8000 0x4000>;
167 ranges = <0 0x008f8000 0x4000>;
168 #address-cells = <1>;
170 clocks = <&clks IMX6SX_CLK_OCRAM_S>;
174 compatible = "mmio-sram";
175 reg = <0x00900000 0x20000>;
176 ranges = <0 0x00900000 0x20000>;
177 #address-cells = <1>;
179 clocks = <&clks IMX6SX_CLK_OCRAM>;
182 intc: interrupt-controller@a01000 {
183 compatible = "arm,cortex-a9-gic";
184 #interrupt-cells = <3>;
185 interrupt-controller;
186 reg = <0x00a01000 0x1000>,
188 interrupt-parent = <&intc>;
191 L2: cache-controller@a02000 {
192 compatible = "arm,pl310-cache";
193 reg = <0x00a02000 0x1000>;
194 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
197 arm,tag-latency = <4 2 3>;
198 arm,data-latency = <4 2 3>;
202 compatible = "vivante,gc";
203 reg = <0x01800000 0x4000>;
204 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
205 clocks = <&clks IMX6SX_CLK_GPU>,
206 <&clks IMX6SX_CLK_GPU>,
207 <&clks IMX6SX_CLK_GPU>;
208 clock-names = "bus", "core", "shader";
209 power-domains = <&pd_pu>;
212 dma_apbh: dma-controller@1804000 {
213 compatible = "fsl,imx6sx-dma-apbh", "fsl,imx28-dma-apbh";
214 reg = <0x01804000 0x2000>;
215 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
217 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
218 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
219 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
222 clocks = <&clks IMX6SX_CLK_APBH_DMA>;
225 gpmi: nand-controller@1806000{
226 compatible = "fsl,imx6sx-gpmi-nand";
227 #address-cells = <1>;
229 reg = <0x01806000 0x2000>, <0x01808000 0x4000>;
230 reg-names = "gpmi-nand", "bch";
231 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
232 interrupt-names = "bch";
233 clocks = <&clks IMX6SX_CLK_GPMI_IO>,
234 <&clks IMX6SX_CLK_GPMI_APB>,
235 <&clks IMX6SX_CLK_GPMI_BCH>,
236 <&clks IMX6SX_CLK_GPMI_BCH_APB>,
237 <&clks IMX6SX_CLK_PER1_BCH>;
238 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
239 "gpmi_bch_apb", "per1_bch";
240 dmas = <&dma_apbh 0>;
246 compatible = "fsl,aips-bus", "simple-bus";
247 #address-cells = <1>;
249 reg = <0x02000000 0x100000>;
253 compatible = "fsl,spba-bus", "simple-bus";
254 #address-cells = <1>;
256 reg = <0x02000000 0x40000>;
259 spdif: spdif@2004000 {
260 compatible = "fsl,imx6sx-spdif", "fsl,imx35-spdif";
261 reg = <0x02004000 0x4000>;
262 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
263 dmas = <&sdma 14 18 0>,
265 dma-names = "rx", "tx";
266 clocks = <&clks IMX6SX_CLK_SPDIF_GCLK>,
267 <&clks IMX6SX_CLK_OSC>,
268 <&clks IMX6SX_CLK_SPDIF>,
269 <&clks 0>, <&clks 0>, <&clks 0>,
270 <&clks IMX6SX_CLK_IPG>,
271 <&clks 0>, <&clks 0>,
272 <&clks IMX6SX_CLK_SPBA>;
273 clock-names = "core", "rxtx0",
281 ecspi1: spi@2008000 {
282 #address-cells = <1>;
284 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
285 reg = <0x02008000 0x4000>;
286 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
287 clocks = <&clks IMX6SX_CLK_ECSPI1>,
288 <&clks IMX6SX_CLK_ECSPI1>;
289 clock-names = "ipg", "per";
293 ecspi2: spi@200c000 {
294 #address-cells = <1>;
296 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
297 reg = <0x0200c000 0x4000>;
298 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
299 clocks = <&clks IMX6SX_CLK_ECSPI2>,
300 <&clks IMX6SX_CLK_ECSPI2>;
301 clock-names = "ipg", "per";
305 ecspi3: spi@2010000 {
306 #address-cells = <1>;
308 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
309 reg = <0x02010000 0x4000>;
310 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
311 clocks = <&clks IMX6SX_CLK_ECSPI3>,
312 <&clks IMX6SX_CLK_ECSPI3>;
313 clock-names = "ipg", "per";
317 ecspi4: spi@2014000 {
318 #address-cells = <1>;
320 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
321 reg = <0x02014000 0x4000>;
322 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
323 clocks = <&clks IMX6SX_CLK_ECSPI4>,
324 <&clks IMX6SX_CLK_ECSPI4>;
325 clock-names = "ipg", "per";
329 uart1: serial@2020000 {
330 compatible = "fsl,imx6sx-uart",
331 "fsl,imx6q-uart", "fsl,imx21-uart";
332 reg = <0x02020000 0x4000>;
333 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
334 clocks = <&clks IMX6SX_CLK_UART_IPG>,
335 <&clks IMX6SX_CLK_UART_SERIAL>;
336 clock-names = "ipg", "per";
337 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
338 dma-names = "rx", "tx";
343 compatible = "fsl,imx6sx-esai", "fsl,imx35-esai";
344 reg = <0x02024000 0x4000>;
345 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
346 clocks = <&clks IMX6SX_CLK_ESAI_IPG>,
347 <&clks IMX6SX_CLK_ESAI_MEM>,
348 <&clks IMX6SX_CLK_ESAI_EXTAL>,
349 <&clks IMX6SX_CLK_ESAI_IPG>,
350 <&clks IMX6SX_CLK_SPBA>;
351 clock-names = "core", "mem", "extal",
353 dmas = <&sdma 23 21 0>,
355 dma-names = "rx", "tx";
360 #sound-dai-cells = <0>;
361 compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi";
362 reg = <0x02028000 0x4000>;
363 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
364 clocks = <&clks IMX6SX_CLK_SSI1_IPG>,
365 <&clks IMX6SX_CLK_SSI1>;
366 clock-names = "ipg", "baud";
367 dmas = <&sdma 37 1 0>, <&sdma 38 1 0>;
368 dma-names = "rx", "tx";
369 fsl,fifo-depth = <15>;
374 #sound-dai-cells = <0>;
375 compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi";
376 reg = <0x0202c000 0x4000>;
377 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
378 clocks = <&clks IMX6SX_CLK_SSI2_IPG>,
379 <&clks IMX6SX_CLK_SSI2>;
380 clock-names = "ipg", "baud";
381 dmas = <&sdma 41 1 0>, <&sdma 42 1 0>;
382 dma-names = "rx", "tx";
383 fsl,fifo-depth = <15>;
388 #sound-dai-cells = <0>;
389 compatible = "fsl,imx6sx-ssi", "fsl,imx51-ssi";
390 reg = <0x02030000 0x4000>;
391 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
392 clocks = <&clks IMX6SX_CLK_SSI3_IPG>,
393 <&clks IMX6SX_CLK_SSI3>;
394 clock-names = "ipg", "baud";
395 dmas = <&sdma 45 1 0>, <&sdma 46 1 0>;
396 dma-names = "rx", "tx";
397 fsl,fifo-depth = <15>;
402 compatible = "fsl,imx6sx-asrc", "fsl,imx53-asrc";
403 reg = <0x02034000 0x4000>;
404 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
405 clocks = <&clks IMX6SX_CLK_ASRC_IPG>,
406 <&clks IMX6SX_CLK_ASRC_MEM>, <&clks 0>,
407 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
408 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
409 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
410 <&clks IMX6SX_CLK_SPDIF>, <&clks 0>, <&clks 0>,
411 <&clks IMX6SX_CLK_SPBA>;
412 clock-names = "mem", "ipg", "asrck_0",
413 "asrck_1", "asrck_2", "asrck_3", "asrck_4",
414 "asrck_5", "asrck_6", "asrck_7", "asrck_8",
415 "asrck_9", "asrck_a", "asrck_b", "asrck_c",
416 "asrck_d", "asrck_e", "asrck_f", "spba";
417 dmas = <&sdma 17 23 1>, <&sdma 18 23 1>,
418 <&sdma 19 23 1>, <&sdma 20 23 1>,
419 <&sdma 21 23 1>, <&sdma 22 23 1>;
420 dma-names = "rxa", "rxb", "rxc",
422 fsl,asrc-rate = <48000>;
423 fsl,asrc-width = <16>;
429 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
430 reg = <0x02080000 0x4000>;
431 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
432 clocks = <&clks IMX6SX_CLK_PWM1>,
433 <&clks IMX6SX_CLK_PWM1>;
434 clock-names = "ipg", "per";
439 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
440 reg = <0x02084000 0x4000>;
441 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
442 clocks = <&clks IMX6SX_CLK_PWM2>,
443 <&clks IMX6SX_CLK_PWM2>;
444 clock-names = "ipg", "per";
449 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
450 reg = <0x02088000 0x4000>;
451 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
452 clocks = <&clks IMX6SX_CLK_PWM3>,
453 <&clks IMX6SX_CLK_PWM3>;
454 clock-names = "ipg", "per";
459 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
460 reg = <0x0208c000 0x4000>;
461 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
462 clocks = <&clks IMX6SX_CLK_PWM4>,
463 <&clks IMX6SX_CLK_PWM4>;
464 clock-names = "ipg", "per";
468 flexcan1: can@2090000 {
469 compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan";
470 reg = <0x02090000 0x4000>;
471 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
472 clocks = <&clks IMX6SX_CLK_CAN1_IPG>,
473 <&clks IMX6SX_CLK_CAN1_SERIAL>;
474 clock-names = "ipg", "per";
475 fsl,stop-mode = <&gpr 0x10 1>;
479 flexcan2: can@2094000 {
480 compatible = "fsl,imx6sx-flexcan", "fsl,imx6q-flexcan";
481 reg = <0x02094000 0x4000>;
482 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
483 clocks = <&clks IMX6SX_CLK_CAN2_IPG>,
484 <&clks IMX6SX_CLK_CAN2_SERIAL>;
485 clock-names = "ipg", "per";
486 fsl,stop-mode = <&gpr 0x10 2>;
491 compatible = "fsl,imx6sx-gpt", "fsl,imx6dl-gpt";
492 reg = <0x02098000 0x4000>;
493 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
494 clocks = <&clks IMX6SX_CLK_GPT_BUS>,
495 <&clks IMX6SX_CLK_GPT_3M>;
496 clock-names = "ipg", "per";
499 gpio1: gpio@209c000 {
500 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
501 reg = <0x0209c000 0x4000>;
502 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
503 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
506 interrupt-controller;
507 #interrupt-cells = <2>;
508 gpio-ranges = <&iomuxc 0 5 26>;
511 gpio2: gpio@20a0000 {
512 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
513 reg = <0x020a0000 0x4000>;
514 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
515 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
518 interrupt-controller;
519 #interrupt-cells = <2>;
520 gpio-ranges = <&iomuxc 0 31 20>;
523 gpio3: gpio@20a4000 {
524 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
525 reg = <0x020a4000 0x4000>;
526 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
527 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
530 interrupt-controller;
531 #interrupt-cells = <2>;
532 gpio-ranges = <&iomuxc 0 51 29>;
535 gpio4: gpio@20a8000 {
536 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
537 reg = <0x020a8000 0x4000>;
538 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
539 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
542 interrupt-controller;
543 #interrupt-cells = <2>;
544 gpio-ranges = <&iomuxc 0 80 32>;
547 gpio5: gpio@20ac000 {
548 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
549 reg = <0x020ac000 0x4000>;
550 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
551 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
554 interrupt-controller;
555 #interrupt-cells = <2>;
556 gpio-ranges = <&iomuxc 0 112 24>;
559 gpio6: gpio@20b0000 {
560 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
561 reg = <0x020b0000 0x4000>;
562 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
563 <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
566 interrupt-controller;
567 #interrupt-cells = <2>;
568 gpio-ranges = <&iomuxc 0 136 12>, <&iomuxc 12 158 11>;
571 gpio7: gpio@20b4000 {
572 compatible = "fsl,imx6sx-gpio", "fsl,imx35-gpio";
573 reg = <0x020b4000 0x4000>;
574 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
575 <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
578 interrupt-controller;
579 #interrupt-cells = <2>;
580 gpio-ranges = <&iomuxc 0 148 10>, <&iomuxc 10 169 2>;
583 kpp: keypad@20b8000 {
584 compatible = "fsl,imx6sx-kpp", "fsl,imx21-kpp";
585 reg = <0x020b8000 0x4000>;
586 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
587 clocks = <&clks IMX6SX_CLK_IPG>;
591 wdog1: watchdog@20bc000 {
592 compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt";
593 reg = <0x020bc000 0x4000>;
594 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
595 clocks = <&clks IMX6SX_CLK_IPG>;
598 wdog2: watchdog@20c0000 {
599 compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt";
600 reg = <0x020c0000 0x4000>;
601 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
602 clocks = <&clks IMX6SX_CLK_IPG>;
606 clks: clock-controller@20c4000 {
607 compatible = "fsl,imx6sx-ccm";
608 reg = <0x020c4000 0x4000>;
609 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
610 <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
612 clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>, <&anaclk1>, <&anaclk2>;
613 clock-names = "ckil", "osc", "ipp_di0", "ipp_di1", "anaclk1", "anaclk2";
616 anatop: anatop@20c8000 {
617 compatible = "fsl,imx6sx-anatop", "fsl,imx6q-anatop",
618 "syscon", "simple-mfd";
619 reg = <0x020c8000 0x1000>;
620 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
621 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
622 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
624 reg_vdd1p1: regulator-1p1 {
625 compatible = "fsl,anatop-regulator";
626 regulator-name = "vdd1p1";
627 regulator-min-microvolt = <1000000>;
628 regulator-max-microvolt = <1200000>;
630 anatop-reg-offset = <0x110>;
631 anatop-vol-bit-shift = <8>;
632 anatop-vol-bit-width = <5>;
633 anatop-min-bit-val = <4>;
634 anatop-min-voltage = <800000>;
635 anatop-max-voltage = <1375000>;
636 anatop-enable-bit = <0>;
639 reg_vdd3p0: regulator-3p0 {
640 compatible = "fsl,anatop-regulator";
641 regulator-name = "vdd3p0";
642 regulator-min-microvolt = <2800000>;
643 regulator-max-microvolt = <3150000>;
645 anatop-reg-offset = <0x120>;
646 anatop-vol-bit-shift = <8>;
647 anatop-vol-bit-width = <5>;
648 anatop-min-bit-val = <0>;
649 anatop-min-voltage = <2625000>;
650 anatop-max-voltage = <3400000>;
651 anatop-enable-bit = <0>;
654 reg_vdd2p5: regulator-2p5 {
655 compatible = "fsl,anatop-regulator";
656 regulator-name = "vdd2p5";
657 regulator-min-microvolt = <2250000>;
658 regulator-max-microvolt = <2750000>;
660 anatop-reg-offset = <0x130>;
661 anatop-vol-bit-shift = <8>;
662 anatop-vol-bit-width = <5>;
663 anatop-min-bit-val = <0>;
664 anatop-min-voltage = <2100000>;
665 anatop-max-voltage = <2875000>;
666 anatop-enable-bit = <0>;
669 reg_arm: regulator-vddcore {
670 compatible = "fsl,anatop-regulator";
671 regulator-name = "vddarm";
672 regulator-min-microvolt = <725000>;
673 regulator-max-microvolt = <1450000>;
675 anatop-reg-offset = <0x140>;
676 anatop-vol-bit-shift = <0>;
677 anatop-vol-bit-width = <5>;
678 anatop-delay-reg-offset = <0x170>;
679 anatop-delay-bit-shift = <24>;
680 anatop-delay-bit-width = <2>;
681 anatop-min-bit-val = <1>;
682 anatop-min-voltage = <725000>;
683 anatop-max-voltage = <1450000>;
686 reg_pcie: regulator-vddpcie {
687 compatible = "fsl,anatop-regulator";
688 regulator-name = "vddpcie";
689 regulator-min-microvolt = <725000>;
690 regulator-max-microvolt = <1450000>;
691 anatop-reg-offset = <0x140>;
692 anatop-vol-bit-shift = <9>;
693 anatop-vol-bit-width = <5>;
694 anatop-delay-reg-offset = <0x170>;
695 anatop-delay-bit-shift = <26>;
696 anatop-delay-bit-width = <2>;
697 anatop-min-bit-val = <1>;
698 anatop-min-voltage = <725000>;
699 anatop-max-voltage = <1450000>;
702 reg_soc: regulator-vddsoc {
703 compatible = "fsl,anatop-regulator";
704 regulator-name = "vddsoc";
705 regulator-min-microvolt = <725000>;
706 regulator-max-microvolt = <1450000>;
708 anatop-reg-offset = <0x140>;
709 anatop-vol-bit-shift = <18>;
710 anatop-vol-bit-width = <5>;
711 anatop-delay-reg-offset = <0x170>;
712 anatop-delay-bit-shift = <28>;
713 anatop-delay-bit-width = <2>;
714 anatop-min-bit-val = <1>;
715 anatop-min-voltage = <725000>;
716 anatop-max-voltage = <1450000>;
720 compatible = "fsl,imx6sx-tempmon", "fsl,imx6q-tempmon";
721 interrupt-parent = <&gpc>;
722 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
723 fsl,tempmon = <&anatop>;
724 nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
725 nvmem-cell-names = "calib", "temp_grade";
726 clocks = <&clks IMX6SX_CLK_PLL3_USB_OTG>;
730 usbphy1: usbphy@20c9000 {
731 compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy";
732 reg = <0x020c9000 0x1000>;
733 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
734 clocks = <&clks IMX6SX_CLK_USBPHY1>;
735 fsl,anatop = <&anatop>;
738 usbphy2: usbphy@20ca000 {
739 compatible = "fsl,imx6sx-usbphy", "fsl,imx23-usbphy";
740 reg = <0x020ca000 0x1000>;
741 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
742 clocks = <&clks IMX6SX_CLK_USBPHY2>;
743 fsl,anatop = <&anatop>;
747 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
748 reg = <0x020cc000 0x4000>;
750 snvs_rtc: snvs-rtc-lp {
751 compatible = "fsl,sec-v4.0-mon-rtc-lp";
754 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
757 snvs_poweroff: snvs-poweroff {
758 compatible = "syscon-poweroff";
766 snvs_pwrkey: snvs-powerkey {
767 compatible = "fsl,sec-v4.0-pwrkey";
769 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
770 linux,keycode = <KEY_POWER>;
776 epit1: epit@20d0000 {
777 reg = <0x020d0000 0x4000>;
778 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
781 epit2: epit@20d4000 {
782 reg = <0x020d4000 0x4000>;
783 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
786 src: reset-controller@20d8000 {
787 compatible = "fsl,imx6sx-src", "fsl,imx51-src";
788 reg = <0x020d8000 0x4000>;
789 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
790 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
795 compatible = "fsl,imx6sx-gpc", "fsl,imx6q-gpc";
796 reg = <0x020dc000 0x4000>;
797 interrupt-controller;
798 #interrupt-cells = <3>;
799 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
800 interrupt-parent = <&intc>;
801 clocks = <&clks IMX6SX_CLK_IPG>;
805 #address-cells = <1>;
810 #power-domain-cells = <0>;
813 pd_pu: power-domain@1 {
815 #power-domain-cells = <0>;
816 power-supply = <®_soc>;
817 clocks = <&clks IMX6SX_CLK_GPU>;
820 pd_disp: power-domain@2 {
822 #power-domain-cells = <0>;
823 clocks = <&clks IMX6SX_CLK_PXP_AXI>,
824 <&clks IMX6SX_CLK_DISPLAY_AXI>,
825 <&clks IMX6SX_CLK_LCDIF1_PIX>,
826 <&clks IMX6SX_CLK_LCDIF_APB>,
827 <&clks IMX6SX_CLK_LCDIF2_PIX>,
828 <&clks IMX6SX_CLK_CSI>,
829 <&clks IMX6SX_CLK_VADC>;
832 pd_pci: power-domain@3 {
834 #power-domain-cells = <0>;
835 power-supply = <®_pcie>;
840 iomuxc: pinctrl@20e0000 {
841 compatible = "fsl,imx6sx-iomuxc";
842 reg = <0x020e0000 0x4000>;
845 gpr: iomuxc-gpr@20e4000 {
846 compatible = "fsl,imx6sx-iomuxc-gpr",
847 "fsl,imx6q-iomuxc-gpr", "syscon";
848 reg = <0x020e4000 0x4000>;
851 sdma: dma-controller@20ec000 {
852 compatible = "fsl,imx6sx-sdma", "fsl,imx6q-sdma";
853 reg = <0x020ec000 0x4000>;
854 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
855 clocks = <&clks IMX6SX_CLK_IPG>,
856 <&clks IMX6SX_CLK_SDMA>;
857 clock-names = "ipg", "ahb";
859 /* imx6sx reuses imx6q sdma firmware */
860 fsl,sdma-ram-script-name = "/*(DEBLOBBED)*/";
865 compatible = "fsl,aips-bus", "simple-bus";
866 #address-cells = <1>;
868 reg = <0x02100000 0x100000>;
871 crypto: crypto@2100000 {
872 compatible = "fsl,sec-v4.0";
873 #address-cells = <1>;
875 reg = <0x2100000 0x10000>;
876 ranges = <0 0x2100000 0x10000>;
877 interrupt-parent = <&intc>;
878 clocks = <&clks IMX6SX_CLK_CAAM_MEM>,
879 <&clks IMX6SX_CLK_CAAM_ACLK>,
880 <&clks IMX6SX_CLK_CAAM_IPG>,
881 <&clks IMX6SX_CLK_EIM_SLOW>;
882 clock-names = "mem", "aclk", "ipg", "emi_slow";
885 compatible = "fsl,sec-v4.0-job-ring";
886 reg = <0x1000 0x1000>;
887 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
891 compatible = "fsl,sec-v4.0-job-ring";
892 reg = <0x2000 0x1000>;
893 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
897 usbotg1: usb@2184000 {
898 compatible = "fsl,imx6sx-usb", "fsl,imx27-usb";
899 reg = <0x02184000 0x200>;
900 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
901 clocks = <&clks IMX6SX_CLK_USBOH3>;
902 fsl,usbphy = <&usbphy1>;
903 fsl,usbmisc = <&usbmisc 0>;
904 fsl,anatop = <&anatop>;
905 ahb-burst-config = <0x0>;
906 tx-burst-size-dword = <0x10>;
907 rx-burst-size-dword = <0x10>;
911 usbotg2: usb@2184200 {
912 compatible = "fsl,imx6sx-usb", "fsl,imx27-usb";
913 reg = <0x02184200 0x200>;
914 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
915 clocks = <&clks IMX6SX_CLK_USBOH3>;
916 fsl,usbphy = <&usbphy2>;
917 fsl,usbmisc = <&usbmisc 1>;
918 ahb-burst-config = <0x0>;
919 tx-burst-size-dword = <0x10>;
920 rx-burst-size-dword = <0x10>;
925 compatible = "fsl,imx6sx-usb", "fsl,imx27-usb";
926 reg = <0x02184400 0x200>;
927 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
928 clocks = <&clks IMX6SX_CLK_USBOH3>;
929 fsl,usbphy = <&usbphynop1>;
930 fsl,usbmisc = <&usbmisc 2>;
932 fsl,anatop = <&anatop>;
934 ahb-burst-config = <0x0>;
935 tx-burst-size-dword = <0x10>;
936 rx-burst-size-dword = <0x10>;
940 usbmisc: usbmisc@2184800 {
942 compatible = "fsl,imx6sx-usbmisc", "fsl,imx6q-usbmisc";
943 reg = <0x02184800 0x200>;
944 clocks = <&clks IMX6SX_CLK_USBOH3>;
947 fec1: ethernet@2188000 {
948 compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec";
949 reg = <0x02188000 0x4000>;
950 interrupt-names = "int0", "pps";
951 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
952 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
953 clocks = <&clks IMX6SX_CLK_ENET>,
954 <&clks IMX6SX_CLK_ENET_AHB>,
955 <&clks IMX6SX_CLK_ENET_PTP>,
956 <&clks IMX6SX_CLK_ENET_REF>,
957 <&clks IMX6SX_CLK_ENET_PTP>;
958 clock-names = "ipg", "ahb", "ptp",
959 "enet_clk_ref", "enet_out";
960 fsl,num-tx-queues = <3>;
961 fsl,num-rx-queues = <3>;
962 fsl,stop-mode = <&gpr 0x10 3>;
967 reg = <0x0218c000 0x4000>;
968 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
969 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
970 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
971 clocks = <&clks IMX6SX_CLK_MLB>;
975 usdhc1: mmc@2190000 {
976 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
977 reg = <0x02190000 0x4000>;
978 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
979 clocks = <&clks IMX6SX_CLK_USDHC1>,
980 <&clks IMX6SX_CLK_USDHC1>,
981 <&clks IMX6SX_CLK_USDHC1>;
982 clock-names = "ipg", "ahb", "per";
984 fsl,tuning-start-tap = <20>;
985 fsl,tuning-step= <2>;
989 usdhc2: mmc@2194000 {
990 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
991 reg = <0x02194000 0x4000>;
992 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
993 clocks = <&clks IMX6SX_CLK_USDHC2>,
994 <&clks IMX6SX_CLK_USDHC2>,
995 <&clks IMX6SX_CLK_USDHC2>;
996 clock-names = "ipg", "ahb", "per";
998 fsl,tuning-start-tap = <20>;
999 fsl,tuning-step= <2>;
1000 status = "disabled";
1003 usdhc3: mmc@2198000 {
1004 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
1005 reg = <0x02198000 0x4000>;
1006 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1007 clocks = <&clks IMX6SX_CLK_USDHC3>,
1008 <&clks IMX6SX_CLK_USDHC3>,
1009 <&clks IMX6SX_CLK_USDHC3>;
1010 clock-names = "ipg", "ahb", "per";
1012 fsl,tuning-start-tap = <20>;
1013 fsl,tuning-step= <2>;
1014 status = "disabled";
1017 usdhc4: mmc@219c000 {
1018 compatible = "fsl,imx6sx-usdhc", "fsl,imx6sl-usdhc";
1019 reg = <0x0219c000 0x4000>;
1020 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1021 clocks = <&clks IMX6SX_CLK_USDHC4>,
1022 <&clks IMX6SX_CLK_USDHC4>,
1023 <&clks IMX6SX_CLK_USDHC4>;
1024 clock-names = "ipg", "ahb", "per";
1026 status = "disabled";
1030 #address-cells = <1>;
1032 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
1033 reg = <0x021a0000 0x4000>;
1034 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
1035 clocks = <&clks IMX6SX_CLK_I2C1>;
1036 status = "disabled";
1040 #address-cells = <1>;
1042 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
1043 reg = <0x021a4000 0x4000>;
1044 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1045 clocks = <&clks IMX6SX_CLK_I2C2>;
1046 status = "disabled";
1050 #address-cells = <1>;
1052 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
1053 reg = <0x021a8000 0x4000>;
1054 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1055 clocks = <&clks IMX6SX_CLK_I2C3>;
1056 status = "disabled";
1059 memory-controller@21b0000 {
1060 compatible = "fsl,imx6sx-mmdc", "fsl,imx6q-mmdc";
1061 reg = <0x021b0000 0x4000>;
1062 clocks = <&clks IMX6SX_CLK_MMDC_P0_IPG>;
1065 fec2: ethernet@21b4000 {
1066 compatible = "fsl,imx6sx-fec", "fsl,imx6q-fec";
1067 reg = <0x021b4000 0x4000>;
1068 interrupt-names = "int0", "pps";
1069 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
1070 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1071 clocks = <&clks IMX6SX_CLK_ENET>,
1072 <&clks IMX6SX_CLK_ENET_AHB>,
1073 <&clks IMX6SX_CLK_ENET_PTP>,
1074 <&clks IMX6SX_CLK_ENET2_REF_125M>,
1075 <&clks IMX6SX_CLK_ENET_PTP>;
1076 clock-names = "ipg", "ahb", "ptp",
1077 "enet_clk_ref", "enet_out";
1078 fsl,stop-mode = <&gpr 0x10 4>;
1079 status = "disabled";
1082 weim: weim@21b8000 {
1083 #address-cells = <2>;
1085 compatible = "fsl,imx6sx-weim", "fsl,imx6q-weim";
1086 reg = <0x021b8000 0x4000>;
1087 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1088 clocks = <&clks IMX6SX_CLK_EIM_SLOW>;
1089 fsl,weim-cs-gpr = <&gpr>;
1090 status = "disabled";
1093 ocotp: efuse@21bc000 {
1094 #address-cells = <1>;
1096 compatible = "fsl,imx6sx-ocotp", "syscon";
1097 reg = <0x021bc000 0x4000>;
1098 clocks = <&clks IMX6SX_CLK_OCOTP>;
1100 cpu_speed_grade: speed-grade@10 {
1104 tempmon_calib: calib@38 {
1108 tempmon_temp_grade: temp-grade@20 {
1114 compatible = "fsl,imx6sx-sai";
1115 reg = <0x021d4000 0x4000>;
1116 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1117 clocks = <&clks IMX6SX_CLK_SAI1_IPG>,
1118 <&clks IMX6SX_CLK_SAI1>,
1119 <&clks 0>, <&clks 0>;
1120 clock-names = "bus", "mclk1", "mclk2", "mclk3";
1121 dma-names = "rx", "tx";
1122 dmas = <&sdma 31 24 0>, <&sdma 32 24 0>;
1123 status = "disabled";
1126 audmux: audmux@21d8000 {
1127 compatible = "fsl,imx6sx-audmux", "fsl,imx31-audmux";
1128 reg = <0x021d8000 0x4000>;
1129 status = "disabled";
1133 compatible = "fsl,imx6sx-sai";
1134 reg = <0x021dc000 0x4000>;
1135 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1136 clocks = <&clks IMX6SX_CLK_SAI2_IPG>,
1137 <&clks IMX6SX_CLK_SAI2>,
1138 <&clks 0>, <&clks 0>;
1139 clock-names = "bus", "mclk1", "mclk2", "mclk3";
1140 dma-names = "rx", "tx";
1141 dmas = <&sdma 33 24 0>, <&sdma 34 24 0>;
1142 status = "disabled";
1145 qspi1: spi@21e0000 {
1146 #address-cells = <1>;
1148 compatible = "fsl,imx6sx-qspi";
1149 reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
1150 reg-names = "QuadSPI", "QuadSPI-memory";
1151 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1152 clocks = <&clks IMX6SX_CLK_QSPI1>,
1153 <&clks IMX6SX_CLK_QSPI1>;
1154 clock-names = "qspi_en", "qspi";
1155 status = "disabled";
1158 qspi2: spi@21e4000 {
1159 #address-cells = <1>;
1161 compatible = "fsl,imx6sx-qspi";
1162 reg = <0x021e4000 0x4000>, <0x70000000 0x10000000>;
1163 reg-names = "QuadSPI", "QuadSPI-memory";
1164 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
1165 clocks = <&clks IMX6SX_CLK_QSPI2>,
1166 <&clks IMX6SX_CLK_QSPI2>;
1167 clock-names = "qspi_en", "qspi";
1168 status = "disabled";
1171 uart2: serial@21e8000 {
1172 compatible = "fsl,imx6sx-uart",
1173 "fsl,imx6q-uart", "fsl,imx21-uart";
1174 reg = <0x021e8000 0x4000>;
1175 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1176 clocks = <&clks IMX6SX_CLK_UART_IPG>,
1177 <&clks IMX6SX_CLK_UART_SERIAL>;
1178 clock-names = "ipg", "per";
1179 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1180 dma-names = "rx", "tx";
1181 status = "disabled";
1184 uart3: serial@21ec000 {
1185 compatible = "fsl,imx6sx-uart",
1186 "fsl,imx6q-uart", "fsl,imx21-uart";
1187 reg = <0x021ec000 0x4000>;
1188 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1189 clocks = <&clks IMX6SX_CLK_UART_IPG>,
1190 <&clks IMX6SX_CLK_UART_SERIAL>;
1191 clock-names = "ipg", "per";
1192 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1193 dma-names = "rx", "tx";
1194 status = "disabled";
1197 uart4: serial@21f0000 {
1198 compatible = "fsl,imx6sx-uart",
1199 "fsl,imx6q-uart", "fsl,imx21-uart";
1200 reg = <0x021f0000 0x4000>;
1201 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1202 clocks = <&clks IMX6SX_CLK_UART_IPG>,
1203 <&clks IMX6SX_CLK_UART_SERIAL>;
1204 clock-names = "ipg", "per";
1205 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1206 dma-names = "rx", "tx";
1207 status = "disabled";
1210 uart5: serial@21f4000 {
1211 compatible = "fsl,imx6sx-uart",
1212 "fsl,imx6q-uart", "fsl,imx21-uart";
1213 reg = <0x021f4000 0x4000>;
1214 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1215 clocks = <&clks IMX6SX_CLK_UART_IPG>,
1216 <&clks IMX6SX_CLK_UART_SERIAL>;
1217 clock-names = "ipg", "per";
1218 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1219 dma-names = "rx", "tx";
1220 status = "disabled";
1224 #address-cells = <1>;
1226 compatible = "fsl,imx6sx-i2c", "fsl,imx21-i2c";
1227 reg = <0x021f8000 0x4000>;
1228 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
1229 clocks = <&clks IMX6SX_CLK_I2C4>;
1230 status = "disabled";
1234 aips3: bus@2200000 {
1235 compatible = "fsl,aips-bus", "simple-bus";
1236 #address-cells = <1>;
1238 reg = <0x02200000 0x100000>;
1242 compatible = "fsl,spba-bus", "simple-bus";
1243 #address-cells = <1>;
1245 reg = <0x02240000 0x40000>;
1249 reg = <0x02214000 0x4000>;
1250 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1251 clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>,
1252 <&clks IMX6SX_CLK_CSI>,
1253 <&clks IMX6SX_CLK_DCIC1>;
1254 clock-names = "disp-axi", "csi_mclk", "dcic";
1255 status = "disabled";
1259 compatible = "fsl,imx6sx-pxp", "fsl,imx6ull-pxp";
1260 reg = <0x02218000 0x4000>;
1261 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1262 clocks = <&clks IMX6SX_CLK_PXP_AXI>;
1263 clock-names = "axi";
1264 power-domains = <&pd_disp>;
1265 status = "disabled";
1269 reg = <0x0221c000 0x4000>;
1270 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1271 clocks = <&clks IMX6SX_CLK_DISPLAY_AXI>,
1272 <&clks IMX6SX_CLK_CSI>,
1273 <&clks IMX6SX_CLK_DCIC2>;
1274 clock-names = "disp-axi", "csi_mclk", "dcic";
1275 status = "disabled";
1278 lcdif1: lcdif@2220000 {
1279 compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif";
1280 reg = <0x02220000 0x4000>;
1281 interrupts = <GIC_SPI 5 IRQ_TYPE_EDGE_RISING>;
1282 clocks = <&clks IMX6SX_CLK_LCDIF1_PIX>,
1283 <&clks IMX6SX_CLK_LCDIF_APB>,
1284 <&clks IMX6SX_CLK_DISPLAY_AXI>;
1285 clock-names = "pix", "axi", "disp_axi";
1286 power-domains = <&pd_disp>;
1287 status = "disabled";
1290 lcdif2: lcdif@2224000 {
1291 compatible = "fsl,imx6sx-lcdif", "fsl,imx28-lcdif";
1292 reg = <0x02224000 0x4000>;
1293 interrupts = <GIC_SPI 6 IRQ_TYPE_EDGE_RISING>;
1294 clocks = <&clks IMX6SX_CLK_LCDIF2_PIX>,
1295 <&clks IMX6SX_CLK_LCDIF_APB>,
1296 <&clks IMX6SX_CLK_DISPLAY_AXI>;
1297 clock-names = "pix", "axi", "disp_axi";
1298 power-domains = <&pd_disp>;
1299 status = "disabled";
1302 vadc: vadc@2228000 {
1303 reg = <0x02228000 0x4000>, <0x0222c000 0x4000>;
1304 reg-names = "vadc-vafe", "vadc-vdec";
1305 clocks = <&clks IMX6SX_CLK_VADC>,
1306 <&clks IMX6SX_CLK_CSI>;
1307 clock-names = "vadc", "csi";
1308 power-domains = <&pd_disp>;
1309 status = "disabled";
1314 compatible = "fsl,imx6sx-adc", "fsl,vf610-adc";
1315 reg = <0x02280000 0x4000>;
1316 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1317 clocks = <&clks IMX6SX_CLK_IPG>;
1318 clock-names = "adc";
1319 fsl,adck-max-frequency = <30000000>, <40000000>,
1321 status = "disabled";
1325 compatible = "fsl,imx6sx-adc", "fsl,vf610-adc";
1326 reg = <0x02284000 0x4000>;
1327 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1328 clocks = <&clks IMX6SX_CLK_IPG>;
1329 clock-names = "adc";
1330 fsl,adck-max-frequency = <30000000>, <40000000>,
1332 status = "disabled";
1335 wdog3: watchdog@2288000 {
1336 compatible = "fsl,imx6sx-wdt", "fsl,imx21-wdt";
1337 reg = <0x02288000 0x4000>;
1338 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1339 clocks = <&clks IMX6SX_CLK_IPG>;
1340 status = "disabled";
1343 ecspi5: spi@228c000 {
1344 #address-cells = <1>;
1346 compatible = "fsl,imx6sx-ecspi", "fsl,imx51-ecspi";
1347 reg = <0x0228c000 0x4000>;
1348 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1349 clocks = <&clks IMX6SX_CLK_ECSPI5>,
1350 <&clks IMX6SX_CLK_ECSPI5>;
1351 clock-names = "ipg", "per";
1352 status = "disabled";
1355 uart6: serial@22a0000 {
1356 compatible = "fsl,imx6sx-uart",
1357 "fsl,imx6q-uart", "fsl,imx21-uart";
1358 reg = <0x022a0000 0x4000>;
1359 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1360 clocks = <&clks IMX6SX_CLK_UART_IPG>,
1361 <&clks IMX6SX_CLK_UART_SERIAL>;
1362 clock-names = "ipg", "per";
1363 dmas = <&sdma 0 4 0>, <&sdma 47 4 0>;
1364 dma-names = "rx", "tx";
1365 status = "disabled";
1369 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
1370 reg = <0x022a4000 0x4000>;
1371 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
1372 clocks = <&clks IMX6SX_CLK_PWM5>,
1373 <&clks IMX6SX_CLK_PWM5>;
1374 clock-names = "ipg", "per";
1379 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
1380 reg = <0x022a8000 0x4000>;
1381 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1382 clocks = <&clks IMX6SX_CLK_PWM6>,
1383 <&clks IMX6SX_CLK_PWM6>;
1384 clock-names = "ipg", "per";
1389 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
1390 reg = <0x022ac000 0x4000>;
1391 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1392 clocks = <&clks IMX6SX_CLK_PWM7>,
1393 <&clks IMX6SX_CLK_PWM7>;
1394 clock-names = "ipg", "per";
1399 compatible = "fsl,imx6sx-pwm", "fsl,imx27-pwm";
1400 reg = <0x0022b0000 0x4000>;
1401 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
1402 clocks = <&clks IMX6SX_CLK_PWM8>,
1403 <&clks IMX6SX_CLK_PWM8>;
1404 clock-names = "ipg", "per";
1409 pcie: pcie@8ffc000 {
1410 compatible = "fsl,imx6sx-pcie";
1411 reg = <0x08ffc000 0x04000>, <0x08f00000 0x80000>;
1412 reg-names = "dbi", "config";
1413 #address-cells = <3>;
1415 device_type = "pci";
1416 bus-range = <0x00 0xff>;
1417 ranges = <0x81000000 0 0 0x08f80000 0 0x00010000>, /* downstream I/O */
1418 <0x82000000 0 0x08000000 0x08000000 0 0x00f00000>; /* non-prefetchable memory */
1420 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
1421 interrupt-names = "msi";
1422 #interrupt-cells = <1>;
1423 interrupt-map-mask = <0 0 0 0x7>;
1424 interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1425 <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
1426 <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1427 <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
1428 clocks = <&clks IMX6SX_CLK_PCIE_AXI>,
1429 <&clks IMX6SX_CLK_LVDS1_OUT>,
1430 <&clks IMX6SX_CLK_PCIE_REF_125M>,
1431 <&clks IMX6SX_CLK_DISPLAY_AXI>;
1432 clock-names = "pcie", "pcie_bus", "pcie_phy", "pcie_inbound_axi";
1433 power-domains = <&pd_disp>, <&pd_pci>;
1434 power-domain-names = "pcie", "pcie_phy";
1435 status = "disabled";