2 * Copyright 2014-2017 Lothar Waßmann <LW@KARO-electronics.de>
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This file is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 * b) Permission is hereby granted, free of charge, to any person
21 * obtaining a copy of this software and associated documentation
22 * files (the "Software"), to deal in the Software without
23 * restriction, including without limitation the rights to use,
24 * copy, modify, merge, publish, distribute, sublicense, and/or
25 * sell copies of the Software, and to permit persons to whom the
26 * Software is furnished to do so, subject to the following
29 * The above copyright notice and this permission notice shall be
30 * included in all copies or substantial portions of the Software.
32 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39 * OTHER DEALINGS IN THE SOFTWARE.
42 #include <dt-bindings/gpio/gpio.h>
43 #include <dt-bindings/input/input.h>
44 #include <dt-bindings/interrupt-controller/irq.h>
45 #include <dt-bindings/pwm/pwm.h>
46 #include <dt-bindings/sound/fsl-imx-audmux.h>
53 lcdif-23bit-pins-a = &pinctrl_disp0_1;
54 lcdif-24bit-pins-a = &pinctrl_disp0_2;
57 reg-can-xcvr = ®_can_xcvr;
65 device_type = "memory";
66 reg = <0x10000000 0>; /* will be filled by U-Boot */
74 compatible = "fixed-clock";
77 clock-frequency = <26000000>;
82 compatible = "gpio-keys";
85 label = "Power Button";
86 gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>;
87 linux,code = <KEY_POWER>;
93 compatible = "gpio-leds";
97 pinctrl-names = "default";
98 pinctrl-0 = <&pinctrl_user_led>;
99 gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>;
100 linux,default-trigger = "heartbeat";
104 reg_3v3_etn: regulator-3v3-etn {
105 compatible = "regulator-fixed";
106 regulator-name = "3V3_ETN";
107 regulator-min-microvolt = <3300000>;
108 regulator-max-microvolt = <3300000>;
109 pinctrl-names = "default";
110 pinctrl-0 = <&pinctrl_etnphy_power>;
111 gpio = <&gpio3 20 GPIO_ACTIVE_HIGH>;
115 reg_2v5: regulator-2v5 {
116 compatible = "regulator-fixed";
117 regulator-name = "2V5";
118 regulator-min-microvolt = <2500000>;
119 regulator-max-microvolt = <2500000>;
123 reg_3v3: regulator-3v3 {
124 compatible = "regulator-fixed";
125 regulator-name = "3V3";
126 regulator-min-microvolt = <3300000>;
127 regulator-max-microvolt = <3300000>;
131 reg_can_xcvr: regulator-can-xcvr {
132 compatible = "regulator-fixed";
133 regulator-name = "CAN XCVR";
134 regulator-min-microvolt = <3300000>;
135 regulator-max-microvolt = <3300000>;
136 pinctrl-names = "default";
137 pinctrl-0 = <&pinctrl_flexcan_xcvr>;
138 gpio = <&gpio4 21 GPIO_ACTIVE_LOW>;
141 reg_lcd0_pwr: regulator-lcd0-pwr {
142 compatible = "regulator-fixed";
143 regulator-name = "LCD0 POWER";
144 regulator-min-microvolt = <3300000>;
145 regulator-max-microvolt = <3300000>;
146 pinctrl-names = "default";
147 pinctrl-0 = <&pinctrl_lcd0_pwr>;
148 gpio = <&gpio3 29 GPIO_ACTIVE_HIGH>;
153 reg_lcd1_pwr: regulator-lcd1-pwr {
154 compatible = "regulator-fixed";
155 regulator-name = "LCD1 POWER";
156 regulator-min-microvolt = <3300000>;
157 regulator-max-microvolt = <3300000>;
158 pinctrl-names = "default";
159 pinctrl-0 = <&pinctrl_lcd1_pwr>;
160 gpio = <&gpio2 31 GPIO_ACTIVE_HIGH>;
165 reg_usbh1_vbus: regulator-usbh1-vbus {
166 compatible = "regulator-fixed";
167 regulator-name = "usbh1_vbus";
168 regulator-min-microvolt = <5000000>;
169 regulator-max-microvolt = <5000000>;
170 pinctrl-names = "default";
171 pinctrl-0 = <&pinctrl_usbh1_vbus>;
172 gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
176 reg_usbotg_vbus: regulator-usbotg-vbus {
177 compatible = "regulator-fixed";
178 regulator-name = "usbotg_vbus";
179 regulator-min-microvolt = <5000000>;
180 regulator-max-microvolt = <5000000>;
181 pinctrl-names = "default";
182 pinctrl-0 = <&pinctrl_usbotg_vbus>;
183 gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>;
188 compatible = "karo,imx6qdl-tx6-sgtl5000",
190 simple-audio-card,name = "imx6qdl-tx6-sgtl5000-audio";
191 pinctrl-names = "default";
192 pinctrl-0 = <&pinctrl_audmux>;
193 simple-audio-card,format = "i2s";
194 simple-audio-card,bitclock-master = <&codec_dai>;
195 simple-audio-card,frame-master = <&codec_dai>;
196 simple-audio-card,widgets =
197 "Microphone", "Mic Jack",
200 "Headphone", "Headphone Jack";
201 simple-audio-card,routing =
202 "MIC_IN", "Mic Jack",
203 "Mic Jack", "Mic Bias",
204 "Headphone Jack", "HP_OUT";
206 cpu_dai: simple-audio-card,cpu {
210 codec_dai: simple-audio-card,codec {
211 sound-dai = <&sgtl5000>;
220 fsl,audmux-port = <0>;
222 (IMX_AUDMUX_V2_PTCR_SYN |
223 IMX_AUDMUX_V2_PTCR_TFSEL(4) |
224 IMX_AUDMUX_V2_PTCR_TCSEL(4) |
225 IMX_AUDMUX_V2_PTCR_TFSDIR |
226 IMX_AUDMUX_V2_PTCR_TCLKDIR)
227 IMX_AUDMUX_V2_PDCR_RXDSEL(4)
232 fsl,audmux-port = <4>;
234 IMX_AUDMUX_V2_PTCR_SYN
235 IMX_AUDMUX_V2_PDCR_RXDSEL(0)
241 pinctrl-names = "default";
242 pinctrl-0 = <&pinctrl_flexcan1>;
243 xceiver-supply = <®_can_xcvr>;
248 pinctrl-names = "default";
249 pinctrl-0 = <&pinctrl_flexcan2>;
250 xceiver-supply = <®_can_xcvr>;
255 pinctrl-names = "default";
256 pinctrl-0 = <&pinctrl_ecspi1>;
258 &gpio2 30 GPIO_ACTIVE_HIGH
259 &gpio3 19 GPIO_ACTIVE_HIGH
265 pinctrl-names = "default";
266 pinctrl-0 = <&pinctrl_enet &pinctrl_enet_mdio &pinctrl_etnphy_rst>;
268 phy-reset-gpios = <&gpio7 6 GPIO_ACTIVE_LOW>;
269 phy-reset-post-delay = <10>;
270 phy-handle = <&etnphy>;
271 phy-supply = <®_3v3_etn>;
275 #address-cells = <1>;
278 etnphy: ethernet-phy@0 {
279 compatible = "ethernet-phy-ieee802.3-c22";
281 pinctrl-names = "default";
282 pinctrl-0 = <&pinctrl_etnphy_int>;
283 interrupt-parent = <&gpio7>;
284 interrupts = <1 IRQ_TYPE_EDGE_FALLING>;
290 pinctrl-names = "default";
291 pinctrl-0 = <&pinctrl_gpmi_nand>;
293 fsl,no-blockmark-swap;
298 pinctrl-names = "default", "gpio";
299 pinctrl-0 = <&pinctrl_i2c1>;
300 pinctrl-1 = <&pinctrl_i2c1_gpio>;
301 scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>;
302 sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>;
303 clock-frequency = <400000>;
307 compatible = "dallas,ds1339";
309 trickle-resistor-ohms = <250>;
310 trickle-diode-disable;
315 pinctrl-names = "default", "gpio";
316 pinctrl-0 = <&pinctrl_i2c3>;
317 pinctrl-1 = <&pinctrl_i2c3_gpio>;
318 scl-gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>;
319 sda-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
320 clock-frequency = <400000>;
323 sgtl5000: sgtl5000@a {
324 compatible = "fsl,sgtl5000";
325 #sound-dai-cells = <0>;
327 VDDA-supply = <®_2v5>;
328 VDDIO-supply = <®_3v3>;
332 polytouch: edt-ft5x06@38 {
333 compatible = "edt,edt-ft5x06";
335 pinctrl-names = "default";
336 pinctrl-0 = <&pinctrl_edt_ft5x06>;
337 interrupt-parent = <&gpio6>;
338 interrupts = <15 IRQ_TYPE_EDGE_FALLING>;
339 reset-gpios = <&gpio2 22 GPIO_ACTIVE_LOW>;
340 wake-gpios = <&gpio2 21 GPIO_ACTIVE_HIGH>;
344 touchscreen: tsc2007@48 {
345 compatible = "ti,tsc2007";
347 pinctrl-names = "default";
348 pinctrl-0 = <&pinctrl_tsc2007>;
349 interrupt-parent = <&gpio3>;
351 gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
352 ti,x-plate-ohms = <660>;
358 pinctrl-names = "default";
359 pinctrl-0 = <&pinctrl_hog>;
361 pinctrl_hog: hoggrp {
363 MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x1b0b1 /* PWR BTN */
367 pinctrl_audmux: audmuxgrp {
369 MX6QDL_PAD_KEY_ROW1__AUD5_RXD 0x130b0 /* SSI1_RXD */
370 MX6QDL_PAD_KEY_ROW0__AUD5_TXD 0x110b0 /* SSI1_TXD */
371 MX6QDL_PAD_KEY_COL0__AUD5_TXC 0x130b0 /* SSI1_CLK */
372 MX6QDL_PAD_KEY_COL1__AUD5_TXFS 0x130b0 /* SSI1_FS */
376 pinctrl_disp0_1: disp0grp-1 {
378 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
379 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
380 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
381 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
382 /* PAD DISP0_DAT0 is used for the Flexcan transceiver control */
383 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
384 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
385 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
386 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
387 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
388 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
389 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
390 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
391 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
392 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
393 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
394 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
395 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
396 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
397 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
398 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
399 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
400 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
401 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
402 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
403 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
404 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
405 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
409 pinctrl_disp0_2: disp0grp-2 {
411 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
412 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
413 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
414 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
415 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
416 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
417 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
418 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
419 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
420 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
421 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
422 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
423 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
424 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
425 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
426 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
427 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
428 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
429 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
430 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
431 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
432 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
433 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
434 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
435 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
436 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
437 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
438 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
442 pinctrl_ecspi1: ecspi1grp {
444 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x0b0b0
445 MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x0b0b0
446 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x0b0b0
447 MX6QDL_PAD_GPIO_19__ECSPI1_RDY 0x0b0b0
448 MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x0b0b0 /* SPI CS0 */
449 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x0b0b0 /* SPI CS1 */
453 pinctrl_edt_ft5x06: edt-ft5x06grp {
455 MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x1b0b0 /* Interrupt */
456 MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x1b0b0 /* Reset */
457 MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b0b0 /* Wake */
461 pinctrl_enet: enetgrp {
463 MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0
464 MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0
465 MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0
466 MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
467 MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0
468 MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0
469 MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0
473 pinctrl_enet_mdio: enet-mdiogrp {
475 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
476 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
480 pinctrl_etnphy_int: etnphy-intgrp {
482 MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1b0b1 /* ETN PHY INT */
486 pinctrl_etnphy_power: etnphy-pwrgrp {
488 MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x1b0b1 /* ETN PHY POWER */
492 pinctrl_etnphy_rst: etnphy-rstgrp {
494 MX6QDL_PAD_SD3_DAT2__GPIO7_IO06 0x1b0b1 /* ETN PHY RESET */
498 pinctrl_flexcan1: flexcan1grp {
500 MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x1b0b0
501 MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x1b0b0
505 pinctrl_flexcan2: flexcan2grp {
507 MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b0b0
508 MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b0b0
512 pinctrl_flexcan_xcvr: flexcan-xcvrgrp {
514 MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21 0x1b0b0 /* Flexcan XCVR enable */
518 pinctrl_gpmi_nand: gpminandgrp {
520 MX6QDL_PAD_NANDF_CLE__NAND_CLE 0x0b0b1
521 MX6QDL_PAD_NANDF_ALE__NAND_ALE 0x0b0b1
522 MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0x0b0b1
523 MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0x0b000
524 MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0x0b0b1
525 MX6QDL_PAD_SD4_CMD__NAND_RE_B 0x0b0b1
526 MX6QDL_PAD_SD4_CLK__NAND_WE_B 0x0b0b1
527 MX6QDL_PAD_NANDF_D0__NAND_DATA00 0x0b0b1
528 MX6QDL_PAD_NANDF_D1__NAND_DATA01 0x0b0b1
529 MX6QDL_PAD_NANDF_D2__NAND_DATA02 0x0b0b1
530 MX6QDL_PAD_NANDF_D3__NAND_DATA03 0x0b0b1
531 MX6QDL_PAD_NANDF_D4__NAND_DATA04 0x0b0b1
532 MX6QDL_PAD_NANDF_D5__NAND_DATA05 0x0b0b1
533 MX6QDL_PAD_NANDF_D6__NAND_DATA06 0x0b0b1
534 MX6QDL_PAD_NANDF_D7__NAND_DATA07 0x0b0b1
538 pinctrl_i2c1: i2c1grp {
540 MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
541 MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
545 pinctrl_i2c1_gpio: i2c1-gpiogrp {
547 MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x4001b8b1
548 MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x4001b8b1
552 pinctrl_i2c3: i2c3grp {
554 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
555 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
559 pinctrl_i2c3_gpio: i2c3-gpiogrp {
561 MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x4001b8b1
562 MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x4001b8b1
566 pinctrl_kpp: kppgrp {
568 MX6QDL_PAD_GPIO_9__KEY_COL6 0x1b0b1
569 MX6QDL_PAD_GPIO_4__KEY_COL7 0x1b0b1
570 MX6QDL_PAD_KEY_COL2__KEY_COL2 0x1b0b1
571 MX6QDL_PAD_KEY_COL3__KEY_COL3 0x1b0b1
572 MX6QDL_PAD_GPIO_2__KEY_ROW6 0x1b0b1
573 MX6QDL_PAD_GPIO_5__KEY_ROW7 0x1b0b1
574 MX6QDL_PAD_KEY_ROW2__KEY_ROW2 0x1b0b1
575 MX6QDL_PAD_KEY_ROW3__KEY_ROW3 0x1b0b1
579 pinctrl_lcd0_pwr: lcd0-pwrgrp {
581 MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x1b0b1 /* LCD Reset */
585 pinctrl_lcd1_pwr: lcd-pwrgrp {
587 MX6QDL_PAD_EIM_EB3__GPIO2_IO31 0x1b0b1 /* LCD Power Enable */
591 pinctrl_pwm1: pwm1grp {
593 MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1
597 pinctrl_pwm2: pwm2grp {
599 MX6QDL_PAD_GPIO_1__PWM2_OUT 0x1b0b1
603 pinctrl_tsc2007: tsc2007grp {
605 MX6QDL_PAD_EIM_D26__GPIO3_IO26 0x1b0b0 /* Interrupt */
609 pinctrl_uart1: uart1grp {
611 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
612 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
616 pinctrl_uart1_rtscts: uart1_rtsctsgrp {
618 MX6QDL_PAD_SD3_DAT1__UART1_RTS_B 0x1b0b1
619 MX6QDL_PAD_SD3_DAT0__UART1_CTS_B 0x1b0b1
623 pinctrl_uart2: uart2grp {
625 MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
626 MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
630 pinctrl_uart2_rtscts: uart2_rtsctsgrp {
632 MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b0b1
633 MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b0b1
637 pinctrl_uart3: uart3grp {
639 MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
640 MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
644 pinctrl_uart3_rtscts: uart3_rtsctsgrp {
646 MX6QDL_PAD_SD3_DAT3__UART3_CTS_B 0x1b0b1
647 MX6QDL_PAD_SD3_RST__UART3_RTS_B 0x1b0b1
651 pinctrl_usbh1_vbus: usbh1-vbusgrp {
653 MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x1b0b0 /* USBH1_VBUSEN */
657 pinctrl_usbotg: usbotggrp {
659 MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x17059
663 pinctrl_usbotg_vbus: usbotg-vbusgrp {
665 MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 /* USBOTG_VBUSEN */
669 pinctrl_usdhc1: usdhc1grp {
671 MX6QDL_PAD_SD1_CMD__SD1_CMD 0x070b1
672 MX6QDL_PAD_SD1_CLK__SD1_CLK 0x070b1
673 MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x070b1
674 MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x070b1
675 MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x070b1
676 MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x070b1
677 MX6QDL_PAD_SD3_CMD__GPIO7_IO02 0x170b0 /* SD1 CD */
681 pinctrl_usdhc2: usdhc2grp {
683 MX6QDL_PAD_SD2_CMD__SD2_CMD 0x070b1
684 MX6QDL_PAD_SD2_CLK__SD2_CLK 0x070b1
685 MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x070b1
686 MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x070b1
687 MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x070b1
688 MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x070b1
689 MX6QDL_PAD_SD3_CLK__GPIO7_IO03 0x170b0 /* SD2 CD */
693 pinctrl_user_led: user-ledgrp {
695 MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b0b1 /* LED */
701 pinctrl-names = "default";
702 pinctrl-0 = <&pinctrl_kpp>;
704 /* row/col 0,1 are mapped to KPP row/col 6,7 */
706 MATRIX_KEY(6, 6, KEY_POWER) /* 0x06060074 */
707 MATRIX_KEY(6, 7, KEY_KP0) /* 0x06070052 */
708 MATRIX_KEY(6, 2, KEY_KP1) /* 0x0602004f */
709 MATRIX_KEY(6, 3, KEY_KP2) /* 0x06030050 */
710 MATRIX_KEY(7, 6, KEY_KP3) /* 0x07060051 */
711 MATRIX_KEY(7, 7, KEY_KP4) /* 0x0707004b */
712 MATRIX_KEY(7, 2, KEY_KP5) /* 0x0702004c */
713 MATRIX_KEY(7, 3, KEY_KP6) /* 0x0703004d */
714 MATRIX_KEY(2, 6, KEY_KP7) /* 0x02060047 */
715 MATRIX_KEY(2, 7, KEY_KP8) /* 0x02070048 */
716 MATRIX_KEY(2, 2, KEY_KP9) /* 0x02020049 */
722 pinctrl-names = "default";
723 pinctrl-0 = <&pinctrl_pwm1>;
728 pinctrl-names = "default";
729 pinctrl-0 = <&pinctrl_pwm2>;
738 pinctrl-names = "default";
739 pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_rtscts>;
745 pinctrl-names = "default";
746 pinctrl-0 = <&pinctrl_uart2 &pinctrl_uart2_rtscts>;
752 pinctrl-names = "default";
753 pinctrl-0 = <&pinctrl_uart3 &pinctrl_uart3_rtscts>;
759 vbus-supply = <®_usbh1_vbus>;
761 disable-over-current;
766 vbus-supply = <®_usbotg_vbus>;
767 pinctrl-names = "default";
768 pinctrl-0 = <&pinctrl_usbotg>;
769 dr_mode = "peripheral";
770 disable-over-current;
775 pinctrl-names = "default";
776 pinctrl-0 = <&pinctrl_usdhc1>;
779 cd-gpios = <&gpio7 2 GPIO_ACTIVE_LOW>;
785 pinctrl-names = "default";
786 pinctrl-0 = <&pinctrl_usdhc2>;
789 cd-gpios = <&gpio7 3 GPIO_ACTIVE_LOW>;