2 * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
16 model = "Armadeus APF9328";
17 compatible = "armadeus,imx1-apf9328", "fsl,imx1";
24 device_type = "memory";
25 reg = <0x08000000 0x00800000>;
30 pinctrl-names = "default";
31 pinctrl-0 = <&pinctrl_i2c>;
36 pinctrl-names = "default";
37 pinctrl-0 = <&pinctrl_uart1>;
43 pinctrl-names = "default";
44 pinctrl-0 = <&pinctrl_uart2>;
50 pinctrl-names = "default";
51 pinctrl-0 = <&pinctrl_weim>;
55 compatible = "cfi-flash";
56 reg = <0 0x00000000 0x02000000>;
58 fsl,weim-cs-timing = <0x00330e04 0x00000d01>;
64 pinctrl-names = "default";
65 pinctrl-0 = <&pinctrl_eth>;
66 compatible = "davicom,dm9000";
71 interrupt-parent = <&gpio2>;
72 interrupts = <14 IRQ_TYPE_LEVEL_LOW>;
73 fsl,weim-cs-timing = <0x0000c700 0x19190d01>;
81 MX1_PAD_SIM_SVEN__GPIO2_14 0x0
87 MX1_PAD_I2C_SCL__I2C_SCL 0x0
88 MX1_PAD_I2C_SDA__I2C_SDA 0x0
92 pinctrl_uart1: uart1grp {
94 MX1_PAD_UART1_TXD__UART1_TXD 0x0
95 MX1_PAD_UART1_RXD__UART1_RXD 0x0
96 MX1_PAD_UART1_CTS__UART1_CTS 0x0
97 MX1_PAD_UART1_RTS__UART1_RTS 0x0
101 pinctrl_uart2: uart2grp {
103 MX1_PAD_UART2_TXD__UART2_TXD 0x0
104 MX1_PAD_UART2_RXD__UART2_RXD 0x0
105 MX1_PAD_UART2_CTS__UART2_CTS 0x0
106 MX1_PAD_UART2_RTS__UART2_RTS 0x0
110 pinctrl_weim: weimgrp {
122 MX1_PAD_BCLK__BCLK 0x0
124 MX1_PAD_DTACK__DTACK 0x0