2 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
10 #include "dra74x.dtsi"
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/clk/ti-dra7-atl.h>
13 #include <dt-bindings/input/input.h>
17 compatible = "ti,dra7-evm", "ti,dra742", "ti,dra74", "ti,dra7";
20 device_type = "memory";
21 reg = <0x0 0x80000000 0x0 0x60000000>; /* 1536 MB */
24 evm_3v3_sd: fixedregulator-sd {
25 compatible = "regulator-fixed";
26 regulator-name = "evm_3v3_sd";
27 regulator-min-microvolt = <3300000>;
28 regulator-max-microvolt = <3300000>;
30 gpio = <&pcf_gpio_21 5 GPIO_ACTIVE_HIGH>;
33 evm_3v3_sw: fixedregulator-evm_3v3_sw {
34 compatible = "regulator-fixed";
35 regulator-name = "evm_3v3_sw";
36 vin-supply = <&sysen1>;
37 regulator-min-microvolt = <3300000>;
38 regulator-max-microvolt = <3300000>;
41 aic_dvdd: fixedregulator-aic_dvdd {
43 compatible = "regulator-fixed";
44 regulator-name = "aic_dvdd";
45 vin-supply = <&evm_3v3_sw>;
46 regulator-min-microvolt = <1800000>;
47 regulator-max-microvolt = <1800000>;
50 extcon_usb1: extcon_usb1 {
51 compatible = "linux,extcon-usb-gpio";
52 id-gpio = <&pcf_gpio_21 1 GPIO_ACTIVE_HIGH>;
55 extcon_usb2: extcon_usb2 {
56 compatible = "linux,extcon-usb-gpio";
57 id-gpio = <&pcf_gpio_21 2 GPIO_ACTIVE_HIGH>;
60 vtt_fixed: fixedregulator-vtt {
61 compatible = "regulator-fixed";
62 regulator-name = "vtt_fixed";
63 regulator-min-microvolt = <1350000>;
64 regulator-max-microvolt = <1350000>;
68 vin-supply = <&sysen2>;
69 gpio = <&gpio7 11 GPIO_ACTIVE_HIGH>;
73 compatible = "simple-audio-card";
74 simple-audio-card,name = "DRA7xx-EVM";
75 simple-audio-card,widgets =
76 "Headphone", "Headphone Jack",
78 "Microphone", "Mic Jack",
80 simple-audio-card,routing =
81 "Headphone Jack", "HPLOUT",
82 "Headphone Jack", "HPROUT",
87 "Mic Jack", "Mic Bias",
90 simple-audio-card,format = "dsp_b";
91 simple-audio-card,bitclock-master = <&sound0_master>;
92 simple-audio-card,frame-master = <&sound0_master>;
93 simple-audio-card,bitclock-inversion;
95 sound0_master: simple-audio-card,cpu {
96 sound-dai = <&mcasp3>;
97 system-clock-frequency = <5644800>;
100 simple-audio-card,codec {
101 sound-dai = <&tlv320aic3106>;
102 clocks = <&atl_clkin2_ck>;
107 compatible = "gpio-leds";
110 gpios = <&pcf_lcd 4 GPIO_ACTIVE_LOW>;
111 default-state = "off";
116 gpios = <&pcf_lcd 5 GPIO_ACTIVE_LOW>;
117 default-state = "off";
122 gpios = <&pcf_lcd 6 GPIO_ACTIVE_LOW>;
123 default-state = "off";
128 gpios = <&pcf_lcd 7 GPIO_ACTIVE_LOW>;
129 default-state = "off";
134 compatible = "gpio-keys";
135 #address-cells = <1>;
141 linux,code = <BTN_0>;
142 gpios = <&pcf_lcd 2 GPIO_ACTIVE_LOW>;
147 linux,code = <BTN_1>;
148 gpios = <&pcf_lcd 3 GPIO_ACTIVE_LOW>;
154 pinctrl-names = "default";
155 pinctrl-0 = <&vtt_pin>;
157 vtt_pin: pinmux_vtt_pin {
158 pinctrl-single,pins = <
159 DRA7XX_CORE_IOPAD(0x37b4, PIN_OUTPUT | MUX_MODE14) /* spi1_cs1.gpio7_11 */
163 i2c1_pins: pinmux_i2c1_pins {
164 pinctrl-single,pins = <
165 DRA7XX_CORE_IOPAD(0x3800, PIN_INPUT | MUX_MODE0) /* i2c1_sda */
166 DRA7XX_CORE_IOPAD(0x3804, PIN_INPUT | MUX_MODE0) /* i2c1_scl */
170 i2c2_pins: pinmux_i2c2_pins {
171 pinctrl-single,pins = <
172 DRA7XX_CORE_IOPAD(0x3808, PIN_INPUT | MUX_MODE0) /* i2c2_sda */
173 DRA7XX_CORE_IOPAD(0x380c, PIN_INPUT | MUX_MODE0) /* i2c2_scl */
177 i2c3_pins: pinmux_i2c3_pins {
178 pinctrl-single,pins = <
179 DRA7XX_CORE_IOPAD(0x3688, PIN_INPUT | MUX_MODE9) /* gpio6_14.i2c3_sda */
180 DRA7XX_CORE_IOPAD(0x368c, PIN_INPUT | MUX_MODE9) /* gpio6_15.i2c3_scl */
184 mcspi1_pins: pinmux_mcspi1_pins {
185 pinctrl-single,pins = <
186 DRA7XX_CORE_IOPAD(0x37a4, PIN_INPUT | MUX_MODE0) /* spi1_sclk */
187 DRA7XX_CORE_IOPAD(0x37a8, PIN_INPUT | MUX_MODE0) /* spi1_d1 */
188 DRA7XX_CORE_IOPAD(0x37ac, PIN_INPUT | MUX_MODE0) /* spi1_d0 */
189 DRA7XX_CORE_IOPAD(0x37b0, PIN_INPUT_SLEW | MUX_MODE0) /* spi1_cs0 */
190 DRA7XX_CORE_IOPAD(0x37b8, PIN_INPUT_SLEW | MUX_MODE6) /* spi1_cs2.hdmi1_hpd */
191 DRA7XX_CORE_IOPAD(0x37bc, PIN_INPUT_SLEW | MUX_MODE6) /* spi1_cs3.hdmi1_cec */
195 mcspi2_pins: pinmux_mcspi2_pins {
196 pinctrl-single,pins = <
197 DRA7XX_CORE_IOPAD(0x37c0, PIN_INPUT | MUX_MODE0) /* spi2_sclk */
198 DRA7XX_CORE_IOPAD(0x37c4, PIN_INPUT_SLEW | MUX_MODE0) /* spi2_d1 */
199 DRA7XX_CORE_IOPAD(0x37c8, PIN_INPUT_SLEW | MUX_MODE0) /* spi2_d1 */
200 DRA7XX_CORE_IOPAD(0x37cc, PIN_INPUT_SLEW | MUX_MODE0) /* spi2_cs0 */
204 uart1_pins: pinmux_uart1_pins {
205 pinctrl-single,pins = <
206 DRA7XX_CORE_IOPAD(0x37e0, PIN_INPUT_SLEW | MUX_MODE0) /* uart1_rxd */
207 DRA7XX_CORE_IOPAD(0x37e4, PIN_INPUT_SLEW | MUX_MODE0) /* uart1_txd */
208 DRA7XX_CORE_IOPAD(0x37e8, PIN_INPUT | MUX_MODE3) /* uart1_ctsn */
209 DRA7XX_CORE_IOPAD(0x37ec, PIN_INPUT | MUX_MODE3) /* uart1_rtsn */
213 uart2_pins: pinmux_uart2_pins {
214 pinctrl-single,pins = <
215 DRA7XX_CORE_IOPAD(0x37f0, PIN_INPUT | MUX_MODE0) /* uart2_rxd */
216 DRA7XX_CORE_IOPAD(0x37f4, PIN_INPUT | MUX_MODE0) /* uart2_txd */
217 DRA7XX_CORE_IOPAD(0x37f8, PIN_INPUT | MUX_MODE0) /* uart2_ctsn */
218 DRA7XX_CORE_IOPAD(0x37fc, PIN_INPUT | MUX_MODE0) /* uart2_rtsn */
222 uart3_pins: pinmux_uart3_pins {
223 pinctrl-single,pins = <
224 DRA7XX_CORE_IOPAD(0x3648, PIN_INPUT_SLEW | MUX_MODE0) /* uart3_rxd */
225 DRA7XX_CORE_IOPAD(0x364c, PIN_INPUT_SLEW | MUX_MODE0) /* uart3_txd */
229 usb1_pins: pinmux_usb1_pins {
230 pinctrl-single,pins = <
231 DRA7XX_CORE_IOPAD(0x3680, PIN_INPUT_SLEW | MUX_MODE0) /* usb1_drvvbus */
235 usb2_pins: pinmux_usb2_pins {
236 pinctrl-single,pins = <
237 DRA7XX_CORE_IOPAD(0x3684, PIN_INPUT_SLEW | MUX_MODE0) /* usb2_drvvbus */
241 nand_flash_x16: nand_flash_x16 {
242 /* On DRA7 EVM, GPMC_WPN and NAND_BOOTn comes from DIP switch
243 * So NAND flash requires following switch settings:
244 * SW5.1 (NAND_BOOTn) = ON (LOW)
245 * SW5.9 (GPMC_WPN) = OFF (HIGH)
247 pinctrl-single,pins = <
248 DRA7XX_CORE_IOPAD(0x3400, PIN_INPUT | MUX_MODE0) /* gpmc_ad0 */
249 DRA7XX_CORE_IOPAD(0x3404, PIN_INPUT | MUX_MODE0) /* gpmc_ad1 */
250 DRA7XX_CORE_IOPAD(0x3408, PIN_INPUT | MUX_MODE0) /* gpmc_ad2 */
251 DRA7XX_CORE_IOPAD(0x340c, PIN_INPUT | MUX_MODE0) /* gpmc_ad3 */
252 DRA7XX_CORE_IOPAD(0x3410, PIN_INPUT | MUX_MODE0) /* gpmc_ad4 */
253 DRA7XX_CORE_IOPAD(0x3414, PIN_INPUT | MUX_MODE0) /* gpmc_ad5 */
254 DRA7XX_CORE_IOPAD(0x3418, PIN_INPUT | MUX_MODE0) /* gpmc_ad6 */
255 DRA7XX_CORE_IOPAD(0x341c, PIN_INPUT | MUX_MODE0) /* gpmc_ad7 */
256 DRA7XX_CORE_IOPAD(0x3420, PIN_INPUT | MUX_MODE0) /* gpmc_ad8 */
257 DRA7XX_CORE_IOPAD(0x3424, PIN_INPUT | MUX_MODE0) /* gpmc_ad9 */
258 DRA7XX_CORE_IOPAD(0x3428, PIN_INPUT | MUX_MODE0) /* gpmc_ad10 */
259 DRA7XX_CORE_IOPAD(0x342c, PIN_INPUT | MUX_MODE0) /* gpmc_ad11 */
260 DRA7XX_CORE_IOPAD(0x3430, PIN_INPUT | MUX_MODE0) /* gpmc_ad12 */
261 DRA7XX_CORE_IOPAD(0x3434, PIN_INPUT | MUX_MODE0) /* gpmc_ad13 */
262 DRA7XX_CORE_IOPAD(0x3438, PIN_INPUT | MUX_MODE0) /* gpmc_ad14 */
263 DRA7XX_CORE_IOPAD(0x343c, PIN_INPUT | MUX_MODE0) /* gpmc_ad15 */
264 DRA7XX_CORE_IOPAD(0x34d8, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0 */
265 DRA7XX_CORE_IOPAD(0x34cc, PIN_OUTPUT | MUX_MODE0) /* gpmc_wen */
266 DRA7XX_CORE_IOPAD(0x34b4, PIN_OUTPUT_PULLUP | MUX_MODE0) /* gpmc_csn0 */
267 DRA7XX_CORE_IOPAD(0x34c4, PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale */
268 DRA7XX_CORE_IOPAD(0x34c8, PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren */
269 DRA7XX_CORE_IOPAD(0x34d0, PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle */
273 cpsw_default: cpsw_default {
274 pinctrl-single,pins = <
276 DRA7XX_CORE_IOPAD(0x3650, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txc.rgmii0_txc */
277 DRA7XX_CORE_IOPAD(0x3654, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txctl.rgmii0_txctl */
278 DRA7XX_CORE_IOPAD(0x3658, PIN_OUTPUT | MUX_MODE0) /* rgmii0_td3.rgmii0_txd3 */
279 DRA7XX_CORE_IOPAD(0x365c, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txd2.rgmii0_txd2 */
280 DRA7XX_CORE_IOPAD(0x3660, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txd1.rgmii0_txd1 */
281 DRA7XX_CORE_IOPAD(0x3664, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txd0.rgmii0_txd0 */
282 DRA7XX_CORE_IOPAD(0x3668, PIN_INPUT | MUX_MODE0) /* rgmii0_rxc.rgmii0_rxc */
283 DRA7XX_CORE_IOPAD(0x366c, PIN_INPUT | MUX_MODE0) /* rgmii0_rxctl.rgmii0_rxctl */
284 DRA7XX_CORE_IOPAD(0x3670, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd3.rgmii0_rxd3 */
285 DRA7XX_CORE_IOPAD(0x3674, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd2.rgmii0_rxd2 */
286 DRA7XX_CORE_IOPAD(0x3678, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd1.rgmii0_rxd1 */
287 DRA7XX_CORE_IOPAD(0x367c, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd0.rgmii0_rxd0 */
290 DRA7XX_CORE_IOPAD(0x3598, PIN_OUTPUT | MUX_MODE3) /* vin2a_d12.rgmii1_txc */
291 DRA7XX_CORE_IOPAD(0x359c, PIN_OUTPUT | MUX_MODE3) /* vin2a_d13.rgmii1_tctl */
292 DRA7XX_CORE_IOPAD(0x35a0, PIN_OUTPUT | MUX_MODE3) /* vin2a_d14.rgmii1_td3 */
293 DRA7XX_CORE_IOPAD(0x35a4, PIN_OUTPUT | MUX_MODE3) /* vin2a_d15.rgmii1_td2 */
294 DRA7XX_CORE_IOPAD(0x35a8, PIN_OUTPUT | MUX_MODE3) /* vin2a_d16.rgmii1_td1 */
295 DRA7XX_CORE_IOPAD(0x35ac, PIN_OUTPUT | MUX_MODE3) /* vin2a_d17.rgmii1_td0 */
296 DRA7XX_CORE_IOPAD(0x35b0, PIN_INPUT | MUX_MODE3) /* vin2a_d18.rgmii1_rclk */
297 DRA7XX_CORE_IOPAD(0x35b4, PIN_INPUT | MUX_MODE3) /* vin2a_d19.rgmii1_rctl */
298 DRA7XX_CORE_IOPAD(0x35b8, PIN_INPUT | MUX_MODE3) /* vin2a_d20.rgmii1_rd3 */
299 DRA7XX_CORE_IOPAD(0x35bc, PIN_INPUT | MUX_MODE3) /* vin2a_d21.rgmii1_rd2 */
300 DRA7XX_CORE_IOPAD(0x35c0, PIN_INPUT | MUX_MODE3) /* vin2a_d22.rgmii1_rd1 */
301 DRA7XX_CORE_IOPAD(0x35c4, PIN_INPUT | MUX_MODE3) /* vin2a_d23.rgmii1_rd0 */
306 cpsw_sleep: cpsw_sleep {
307 pinctrl-single,pins = <
309 DRA7XX_CORE_IOPAD(0x3650, MUX_MODE15)
310 DRA7XX_CORE_IOPAD(0x3654, MUX_MODE15)
311 DRA7XX_CORE_IOPAD(0x3658, MUX_MODE15)
312 DRA7XX_CORE_IOPAD(0x365c, MUX_MODE15)
313 DRA7XX_CORE_IOPAD(0x3660, MUX_MODE15)
314 DRA7XX_CORE_IOPAD(0x3664, MUX_MODE15)
315 DRA7XX_CORE_IOPAD(0x3668, MUX_MODE15)
316 DRA7XX_CORE_IOPAD(0x366c, MUX_MODE15)
317 DRA7XX_CORE_IOPAD(0x3670, MUX_MODE15)
318 DRA7XX_CORE_IOPAD(0x3674, MUX_MODE15)
319 DRA7XX_CORE_IOPAD(0x3678, MUX_MODE15)
320 DRA7XX_CORE_IOPAD(0x367c, MUX_MODE15)
323 DRA7XX_CORE_IOPAD(0x3598, MUX_MODE15)
324 DRA7XX_CORE_IOPAD(0x359c, MUX_MODE15)
325 DRA7XX_CORE_IOPAD(0x35a0, MUX_MODE15)
326 DRA7XX_CORE_IOPAD(0x35a4, MUX_MODE15)
327 DRA7XX_CORE_IOPAD(0x35a8, MUX_MODE15)
328 DRA7XX_CORE_IOPAD(0x35ac, MUX_MODE15)
329 DRA7XX_CORE_IOPAD(0x35b0, MUX_MODE15)
330 DRA7XX_CORE_IOPAD(0x35b4, MUX_MODE15)
331 DRA7XX_CORE_IOPAD(0x35b8, MUX_MODE15)
332 DRA7XX_CORE_IOPAD(0x35bc, MUX_MODE15)
333 DRA7XX_CORE_IOPAD(0x35c0, MUX_MODE15)
334 DRA7XX_CORE_IOPAD(0x35c4, MUX_MODE15)
338 davinci_mdio_default: davinci_mdio_default {
339 pinctrl-single,pins = <
340 DRA7XX_CORE_IOPAD(0x363c, PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_d.mdio_d */
341 DRA7XX_CORE_IOPAD(0x3640, PIN_INPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
345 davinci_mdio_sleep: davinci_mdio_sleep {
346 pinctrl-single,pins = <
347 DRA7XX_CORE_IOPAD(0x363c, MUX_MODE15)
348 DRA7XX_CORE_IOPAD(0x3640, MUX_MODE15)
352 dcan1_pins_default: dcan1_pins_default {
353 pinctrl-single,pins = <
354 DRA7XX_CORE_IOPAD(0x37d0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* dcan1_tx */
355 DRA7XX_CORE_IOPAD(0x3818, PULL_UP | MUX_MODE1) /* wakeup0.dcan1_rx */
359 dcan1_pins_sleep: dcan1_pins_sleep {
360 pinctrl-single,pins = <
361 DRA7XX_CORE_IOPAD(0x37d0, MUX_MODE15 | PULL_UP) /* dcan1_tx.off */
362 DRA7XX_CORE_IOPAD(0x3818, MUX_MODE15 | PULL_UP) /* wakeup0.off */
366 atl_pins: pinmux_atl_pins {
367 pinctrl-single,pins = <
368 DRA7XX_CORE_IOPAD(0x3698, PIN_OUTPUT | MUX_MODE5) /* xref_clk1.atl_clk1 */
369 DRA7XX_CORE_IOPAD(0x369c, PIN_OUTPUT | MUX_MODE5) /* xref_clk2.atl_clk2 */
373 mcasp3_pins: pinmux_mcasp3_pins {
374 pinctrl-single,pins = <
375 DRA7XX_CORE_IOPAD(0x3724, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* mcasp3_aclkx */
376 DRA7XX_CORE_IOPAD(0x3728, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* mcasp3_fsx */
377 DRA7XX_CORE_IOPAD(0x372c, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* mcasp3_axr0 */
378 DRA7XX_CORE_IOPAD(0x3730, PIN_INPUT_PULLDOWN | MUX_MODE0) /* mcasp3_axr1 */
382 mcasp3_sleep_pins: pinmux_mcasp3_sleep_pins {
383 pinctrl-single,pins = <
384 DRA7XX_CORE_IOPAD(0x3724, MUX_MODE15)
385 DRA7XX_CORE_IOPAD(0x3728, MUX_MODE15)
386 DRA7XX_CORE_IOPAD(0x372c, MUX_MODE15)
387 DRA7XX_CORE_IOPAD(0x3730, MUX_MODE15)
394 pinctrl-names = "default";
395 pinctrl-0 = <&i2c1_pins>;
396 clock-frequency = <400000>;
398 tps659038: tps659038@58 {
399 compatible = "ti,tps659038";
401 ti,palmas-override-powerhold;
402 ti,system-power-controller;
405 compatible = "ti,tps659038-pmic";
408 smps123_reg: smps123 {
410 regulator-name = "smps123";
411 regulator-min-microvolt = < 850000>;
412 regulator-max-microvolt = <1250000>;
419 regulator-name = "smps45";
420 regulator-min-microvolt = < 850000>;
421 regulator-max-microvolt = <1250000>;
427 /* VDD_GPU - over VDD_SMPS6 */
428 regulator-name = "smps6";
429 regulator-min-microvolt = <850000>;
430 regulator-max-microvolt = <1250000>;
437 regulator-name = "smps7";
438 regulator-min-microvolt = <850000>;
439 regulator-max-microvolt = <1150000>;
446 regulator-name = "smps8";
447 regulator-min-microvolt = < 850000>;
448 regulator-max-microvolt = <1250000>;
455 regulator-name = "smps9";
456 regulator-min-microvolt = <1800000>;
457 regulator-max-microvolt = <1800000>;
463 /* LDO1_OUT --> SDIO */
464 regulator-name = "ldo1";
465 regulator-min-microvolt = <1800000>;
466 regulator-max-microvolt = <3300000>;
473 /* LDO2 -> VDDSHV5, LDO2 also goes to CAN_PHY_3V3 */
474 regulator-name = "ldo2";
475 regulator-min-microvolt = <3300000>;
476 regulator-max-microvolt = <3300000>;
483 regulator-name = "ldo3";
484 regulator-min-microvolt = <1800000>;
485 regulator-max-microvolt = <1800000>;
492 regulator-name = "ldo9";
493 regulator-min-microvolt = <1050000>;
494 regulator-max-microvolt = <1050000>;
497 regulator-allow-bypass;
502 regulator-name = "ldoln";
503 regulator-min-microvolt = <1800000>;
504 regulator-max-microvolt = <1800000>;
510 /* VDDA_3V_USB: VDDA_USBHS33 */
511 regulator-name = "ldousb";
512 regulator-min-microvolt = <3300000>;
513 regulator-max-microvolt = <3300000>;
517 /* REGEN1 is unused */
520 /* Needed for PMIC internal resources */
521 regulator-name = "regen2";
526 /* REGEN3 is unused */
530 regulator-name = "sysen1";
537 regulator-name = "sysen2";
546 compatible = "ti,pcf8575", "nxp,pcf8575";
550 interrupt-parent = <&gpio6>;
551 interrupts = <11 IRQ_TYPE_EDGE_FALLING>;
552 interrupt-controller;
553 #interrupt-cells = <2>;
556 pcf_gpio_21: gpio@21 {
557 compatible = "ti,pcf8575", "nxp,pcf8575";
559 lines-initial-states = <0x1408>;
562 interrupt-parent = <&gpio6>;
563 interrupts = <11 IRQ_TYPE_EDGE_FALLING>;
564 interrupt-controller;
565 #interrupt-cells = <2>;
568 tlv320aic3106: tlv320aic3106@19 {
569 #sound-dai-cells = <0>;
570 compatible = "ti,tlv320aic3106";
572 adc-settle-ms = <40>;
573 ai3x-micbias-vg = <1>; /* 2.0V */
577 AVDD-supply = <&evm_3v3_sw>;
578 IOVDD-supply = <&evm_3v3_sw>;
579 DRVDD-supply = <&evm_3v3_sw>;
580 DVDD-supply = <&aic_dvdd>;
586 pinctrl-names = "default";
587 pinctrl-0 = <&i2c2_pins>;
588 clock-frequency = <400000>;
591 compatible = "ti,pcf8575", "nxp,pcf8575";
596 /* vin6_sel_s0: high: VIN6, low: audio */
598 gpios = <1 GPIO_ACTIVE_HIGH>;
600 line-name = "vin6_sel_s0";
607 pinctrl-names = "default";
608 pinctrl-0 = <&i2c3_pins>;
609 clock-frequency = <400000>;
614 pinctrl-names = "default";
615 pinctrl-0 = <&mcspi1_pins>;
620 pinctrl-names = "default";
621 pinctrl-0 = <&mcspi2_pins>;
626 pinctrl-names = "default";
627 pinctrl-0 = <&uart1_pins>;
628 interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
629 <&dra7_pmx_core 0x3e0>;
634 pinctrl-names = "default";
635 pinctrl-0 = <&uart2_pins>;
640 pinctrl-names = "default";
641 pinctrl-0 = <&uart3_pins>;
646 vmmc-supply = <&evm_3v3_sd>;
647 vmmc_aux-supply = <&ldo1_reg>;
650 * SDCD signal is not being used here - using the fact that GPIO mode
651 * is always hardwired.
653 cd-gpios = <&gpio6 27 GPIO_ACTIVE_LOW>;
658 vmmc-supply = <&evm_3v3_sw>;
663 cpu0-supply = <&smps123_reg>;
669 spi-max-frequency = <76800000>;
671 compatible = "s25fl256s1";
672 spi-max-frequency = <76800000>;
674 spi-tx-bus-width = <1>;
675 spi-rx-bus-width = <4>;
676 #address-cells = <1>;
679 /* MTD partition table.
680 * The ROM checks the first four physical blocks
681 * for a valid file to boot and the flash here is
686 reg = <0x00000000 0x000010000>;
689 label = "QSPI.SPL.backup1";
690 reg = <0x00010000 0x00010000>;
693 label = "QSPI.SPL.backup2";
694 reg = <0x00020000 0x00010000>;
697 label = "QSPI.SPL.backup3";
698 reg = <0x00030000 0x00010000>;
701 label = "QSPI.u-boot";
702 reg = <0x00040000 0x00100000>;
705 label = "QSPI.u-boot-spl-os";
706 reg = <0x00140000 0x00080000>;
709 label = "QSPI.u-boot-env";
710 reg = <0x001c0000 0x00010000>;
713 label = "QSPI.u-boot-env.backup1";
714 reg = <0x001d0000 0x0010000>;
717 label = "QSPI.kernel";
718 reg = <0x001e0000 0x0800000>;
721 label = "QSPI.file-system";
722 reg = <0x009e0000 0x01620000>;
728 extcon = <&extcon_usb1>;
732 extcon = <&extcon_usb2>;
736 dr_mode = "peripheral";
737 pinctrl-names = "default";
738 pinctrl-0 = <&usb1_pins>;
743 pinctrl-names = "default";
744 pinctrl-0 = <&usb2_pins>;
753 pinctrl-names = "default";
754 pinctrl-0 = <&nand_flash_x16>;
755 ranges = <0 0 0x08000000 0x01000000>; /* minimum GPMC partition = 16MB */
757 compatible = "ti,omap2-nand";
758 reg = <0 0 4>; /* device IO registers */
759 interrupt-parent = <&gpmc>;
760 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
761 <1 IRQ_TYPE_NONE>; /* termcount */
762 rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 pin */
763 ti,nand-ecc-opt = "bch8";
765 nand-bus-width = <16>;
766 gpmc,device-width = <2>;
767 gpmc,sync-clk-ps = <0>;
769 gpmc,cs-rd-off-ns = <80>;
770 gpmc,cs-wr-off-ns = <80>;
771 gpmc,adv-on-ns = <0>;
772 gpmc,adv-rd-off-ns = <60>;
773 gpmc,adv-wr-off-ns = <60>;
774 gpmc,we-on-ns = <10>;
775 gpmc,we-off-ns = <50>;
777 gpmc,oe-off-ns = <40>;
778 gpmc,access-ns = <40>;
779 gpmc,wr-access-ns = <80>;
780 gpmc,rd-cycle-ns = <80>;
781 gpmc,wr-cycle-ns = <80>;
782 gpmc,bus-turnaround-ns = <0>;
783 gpmc,cycle2cycle-delay-ns = <0>;
784 gpmc,clk-activation-ns = <0>;
785 gpmc,wr-data-mux-bus-ns = <0>;
786 /* MTD partition table */
787 /* All SPL-* partitions are sized to minimal length
788 * which can be independently programmable. For
789 * NAND flash this is equal to size of erase-block */
790 #address-cells = <1>;
794 reg = <0x00000000 0x000020000>;
797 label = "NAND.SPL.backup1";
798 reg = <0x00020000 0x00020000>;
801 label = "NAND.SPL.backup2";
802 reg = <0x00040000 0x00020000>;
805 label = "NAND.SPL.backup3";
806 reg = <0x00060000 0x00020000>;
809 label = "NAND.u-boot-spl-os";
810 reg = <0x00080000 0x00040000>;
813 label = "NAND.u-boot";
814 reg = <0x000c0000 0x00100000>;
817 label = "NAND.u-boot-env";
818 reg = <0x001c0000 0x00020000>;
821 label = "NAND.u-boot-env.backup1";
822 reg = <0x001e0000 0x00020000>;
825 label = "NAND.kernel";
826 reg = <0x00200000 0x00800000>;
829 label = "NAND.file-system";
830 reg = <0x00a00000 0x0f600000>;
836 phy-supply = <&ldousb_reg>;
840 phy-supply = <&ldousb_reg>;
850 pinctrl-names = "default", "sleep";
851 pinctrl-0 = <&cpsw_default>;
852 pinctrl-1 = <&cpsw_sleep>;
857 phy_id = <&davinci_mdio>, <2>;
859 dual_emac_res_vlan = <1>;
863 phy_id = <&davinci_mdio>, <3>;
865 dual_emac_res_vlan = <2>;
869 pinctrl-names = "default", "sleep";
870 pinctrl-0 = <&davinci_mdio_default>;
871 pinctrl-1 = <&davinci_mdio_sleep>;
876 pinctrl-names = "default", "sleep", "active";
877 pinctrl-0 = <&dcan1_pins_sleep>;
878 pinctrl-1 = <&dcan1_pins_sleep>;
879 pinctrl-2 = <&dcan1_pins_default>;
883 pinctrl-names = "default";
884 pinctrl-0 = <&atl_pins>;
886 assigned-clocks = <&abe_dpll_sys_clk_mux>,
891 assigned-clock-parents = <&sys_clkin2>, <&dpll_abe_m2_ck>;
892 assigned-clock-rates = <0>, <0>, <180633600>, <361267200>, <5644800>;
897 bws = <DRA7_ATL_WS_MCASP2_FSX>;
898 aws = <DRA7_ATL_WS_MCASP3_FSX>;
903 #sound-dai-cells = <0>;
904 pinctrl-names = "default", "sleep";
905 pinctrl-0 = <&mcasp3_pins>;
906 pinctrl-1 = <&mcasp3_sleep_pins>;
908 assigned-clocks = <&mcasp3_ahclkx_mux>;
909 assigned-clock-parents = <&atl_clkin2_ck>;
913 op-mode = <0>; /* MCASP_IIS_MODE */
916 serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */
925 mbox_ipu1_ipc3x: mbox_ipu1_ipc3x {
928 mbox_dsp1_ipc3x: mbox_dsp1_ipc3x {
935 mbox_ipu2_ipc3x: mbox_ipu2_ipc3x {
938 mbox_dsp2_ipc3x: mbox_dsp2_ipc3x {