1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Copyright 2022 Broadcom Ltd.
6 #include <dt-bindings/interrupt-controller/arm-gic.h>
7 #include <dt-bindings/interrupt-controller/irq.h>
10 compatible = "brcm,bcm63148", "brcm,bcmbca";
14 interrupt-parent = <&gic>;
22 compatible = "brcm,brahma-b15";
24 next-level-cache = <&L2_0>;
25 enable-method = "psci";
30 compatible = "brcm,brahma-b15";
32 next-level-cache = <&L2_0>;
33 enable-method = "psci";
42 compatible = "arm,armv7-timer";
43 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
44 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
45 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
46 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
50 compatible = "arm,cortex-a15-pmu";
51 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
52 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
53 interrupt-affinity = <&B15_0>, <&B15_1>;
57 periph_clk: periph-clk {
58 compatible = "fixed-clock";
60 clock-frequency = <50000000>;
65 compatible = "arm,psci-0.2";
70 compatible = "simple-bus";
73 ranges = <0 0x80030000 0x8000>;
75 gic: interrupt-controller@1000 {
76 compatible = "arm,cortex-a15-gic";
77 #interrupt-cells = <3>;
79 reg = <0x1000 0x1000>,
83 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) |
84 IRQ_TYPE_LEVEL_HIGH)>;
89 compatible = "simple-bus";
92 ranges = <0 0xfffe8000 0x8000>;
95 compatible = "brcm,bcm6345-uart";
97 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
98 clocks = <&periph_clk>;
99 clock-names = "refclk";