2 * Broadcom BCM470X / BCM5301X ARM platform code.
3 * Generic DTS part for all BCM53010, BCM53011, BCM53012, BCM53014, BCM53015,
4 * BCM53016, BCM53017, BCM53018, BCM4707, BCM4708 and BCM4709 SoCs
6 * Copyright 2013-2014 Hauke Mehrtens <hauke@hauke-m.de>
8 * Licensed under the GNU/GPL. See COPYING for details.
11 #include <dt-bindings/clock/bcm-nsp.h>
12 #include <dt-bindings/gpio/gpio.h>
13 #include <dt-bindings/input/input.h>
14 #include <dt-bindings/interrupt-controller/irq.h>
15 #include <dt-bindings/interrupt-controller/arm-gic.h>
16 #include "skeleton.dtsi"
19 interrupt-parent = <&gic>;
22 compatible = "simple-bus";
23 ranges = <0x00000000 0x18000000 0x00001000>;
28 compatible = "ns16550";
30 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
31 clocks = <&iprocslow>;
36 compatible = "ns16550";
38 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
39 clocks = <&iprocslow>;
45 compatible = "simple-bus";
46 ranges = <0x00000000 0x19000000 0x00023000>;
52 compatible = "brcm,nsp-armpll";
54 reg = <0x00000 0x1000>;
58 compatible = "arm,cortex-a9-scu";
59 reg = <0x20000 0x100>;
63 compatible = "arm,cortex-a9-global-timer";
64 reg = <0x20200 0x100>;
65 interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
66 clocks = <&periph_clk>;
70 compatible = "arm,cortex-a9-twd-timer";
72 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
73 IRQ_TYPE_EDGE_RISING)>;
74 clocks = <&periph_clk>;
78 compatible = "arm,cortex-a9-twd-wdt";
80 interrupts = <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
81 IRQ_TYPE_EDGE_RISING)>;
82 clocks = <&periph_clk>;
85 gic: interrupt-controller@21000 {
86 compatible = "arm,cortex-a9-gic";
87 #interrupt-cells = <3>;
90 reg = <0x21000 0x1000>,
94 L2: cache-controller@22000 {
95 compatible = "arm,pl310-cache";
96 reg = <0x22000 0x1000>;
100 prefetch-instr = <1>;
106 compatible = "arm,cortex-a9-pmu";
108 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
109 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
113 #address-cells = <1>;
119 compatible = "fixed-clock";
120 clock-frequency = <25000000>;
125 compatible = "fixed-factor-clock";
126 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
131 iprocslow: iprocslow {
133 compatible = "fixed-factor-clock";
134 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
139 periph_clk: periph_clk {
141 compatible = "fixed-factor-clock";
149 compatible = "brcm,ns-usb2-phy";
150 reg = <0x1800c000 0x1000>;
153 clocks = <&genpll BCM_NSP_GENPLL_USB_PHY_REF_CLK>;
154 clock-names = "phy-ref-clk";
158 compatible = "brcm,bus-axi";
159 reg = <0x18000000 0x1000>;
160 ranges = <0x00000000 0x18000000 0x00100000>;
161 #address-cells = <1>;
164 #interrupt-cells = <1>;
165 interrupt-map-mask = <0x000fffff 0xffff>;
168 <0x00000000 0 &gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
170 /* Switch Register Access Block */
171 <0x00007000 0 &gic GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
172 <0x00007000 1 &gic GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
173 <0x00007000 2 &gic GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
174 <0x00007000 3 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
175 <0x00007000 4 &gic GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
176 <0x00007000 5 &gic GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
177 <0x00007000 6 &gic GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
178 <0x00007000 7 &gic GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
179 <0x00007000 8 &gic GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
180 <0x00007000 9 &gic GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
181 <0x00007000 10 &gic GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
182 <0x00007000 11 &gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
183 <0x00007000 12 &gic GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
185 /* PCIe Controller 0 */
186 <0x00012000 0 &gic GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
187 <0x00012000 1 &gic GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
188 <0x00012000 2 &gic GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
189 <0x00012000 3 &gic GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
190 <0x00012000 4 &gic GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
191 <0x00012000 5 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
193 /* PCIe Controller 1 */
194 <0x00013000 0 &gic GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
195 <0x00013000 1 &gic GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
196 <0x00013000 2 &gic GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
197 <0x00013000 3 &gic GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
198 <0x00013000 4 &gic GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
199 <0x00013000 5 &gic GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
201 /* PCIe Controller 2 */
202 <0x00014000 0 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
203 <0x00014000 1 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
204 <0x00014000 2 &gic GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
205 <0x00014000 3 &gic GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
206 <0x00014000 4 &gic GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
207 <0x00014000 5 &gic GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
209 /* USB 2.0 Controller */
210 <0x00021000 0 &gic GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
212 /* USB 3.0 Controller */
213 <0x00023000 0 &gic GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
215 /* Ethernet Controller 0 */
216 <0x00024000 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
218 /* Ethernet Controller 1 */
219 <0x00025000 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
221 /* Ethernet Controller 2 */
222 <0x00026000 0 &gic GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
224 /* Ethernet Controller 3 */
225 <0x00027000 0 &gic GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
227 /* NAND Controller */
228 <0x00028000 0 &gic GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
229 <0x00028000 1 &gic GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
230 <0x00028000 2 &gic GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
231 <0x00028000 3 &gic GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
232 <0x00028000 4 &gic GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
233 <0x00028000 5 &gic GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
234 <0x00028000 6 &gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
235 <0x00028000 7 &gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
237 chipcommon: chipcommon@0 {
238 reg = <0x00000000 0x1000>;
242 interrupt-controller;
243 #interrupt-cells = <2>;
247 reg = <0x00012000 0x1000>;
251 reg = <0x00013000 0x1000>;
255 reg = <0x00021000 0x1000>;
257 #address-cells = <1>;
261 interrupt-parent = <&gic>;
266 compatible = "generic-ehci";
267 reg = <0x00021000 0x1000>;
268 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
271 #address-cells = <1>;
276 #trigger-source-cells = <0>;
281 #trigger-source-cells = <0>;
288 compatible = "generic-ohci";
289 reg = <0x00022000 0x1000>;
290 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
292 #address-cells = <1>;
297 #trigger-source-cells = <0>;
302 #trigger-source-cells = <0>;
308 reg = <0x00023000 0x1000>;
310 #address-cells = <1>;
314 interrupt-parent = <&gic>;
319 compatible = "generic-xhci";
320 reg = <0x00023000 0x1000>;
321 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
325 #address-cells = <1>;
330 #trigger-source-cells = <0>;
335 gmac0: ethernet@24000 {
336 reg = <0x24000 0x800>;
339 gmac1: ethernet@25000 {
340 reg = <0x25000 0x800>;
343 gmac2: ethernet@26000 {
344 reg = <0x26000 0x800>;
347 gmac3: ethernet@27000 {
348 reg = <0x27000 0x800>;
352 mdio: mdio@18003000 {
353 compatible = "brcm,iproc-mdio";
354 reg = <0x18003000 0x8>;
356 #address-cells = <1>;
360 compatible = "mdio-mux-mmioreg";
361 mdio-parent-bus = <&mdio>;
362 #address-cells = <1>;
364 reg = <0x18003000 0x4>;
369 #address-cells = <1>;
372 usb3_phy: usb3-phy@10 {
373 compatible = "brcm,ns-ax-usb3-phy";
375 usb3-dmp-syscon = <&usb3_dmp>;
382 usb3_dmp: syscon@18105000 {
383 reg = <0x18105000 0x1000>;
387 compatible = "brcm,iproc-i2c";
388 reg = <0x18009000 0x50>;
389 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
390 #address-cells = <1>;
392 clock-frequency = <100000>;
396 lcpll0: lcpll0@1800c100 {
398 compatible = "brcm,nsp-lcpll0";
399 reg = <0x1800c100 0x14>;
401 clock-output-names = "lcpll0", "pcie_phy", "sdio",
405 genpll: genpll@1800c140 {
407 compatible = "brcm,nsp-genpll";
408 reg = <0x1800c140 0x24>;
410 clock-output-names = "genpll", "phy", "ethernetclk",
411 "usbclk", "iprocfast", "sata1",
415 thermal: thermal@1800c2c0 {
416 compatible = "brcm,ns-thermal";
417 reg = <0x1800c2c0 0x10>;
418 #thermal-sensor-cells = <0>;
421 srab: srab@18007000 {
422 compatible = "brcm,bcm5301x-srab";
423 reg = <0x18007000 0x1000>;
424 #address-cells = <1>;
429 /* ports are defined in board DTS */
433 compatible = "brcm,bcm5301x-rng";
434 reg = <0x18004000 0x14>;
437 nand: nand@18028000 {
438 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1", "brcm,brcmnand";
439 reg = <0x18028000 0x600>, <0x1811a408 0x600>, <0x18028f00 0x20>;
440 reg-names = "nand", "iproc-idm", "iproc-ext";
441 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
443 #address-cells = <1>;
450 compatible = "brcm,spi-nsp-qspi", "brcm,spi-bcm-qspi";
451 reg = <0x18029200 0x184>,
455 reg-names = "mspi", "bspi", "intr_regs", "intr_status_reg";
456 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
457 <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
458 <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
459 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
460 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
461 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
462 <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
463 interrupt-names = "mspi_done",
465 "spi_lr_fullness_reached",
466 "spi_lr_session_aborted",
468 "spi_lr_session_done",
470 clocks = <&iprocmed>;
471 clock-names = "iprocmed";
473 #address-cells = <1>;
477 compatible = "jedec,spi-nor";
479 spi-max-frequency = <20000000>;
480 linux,part-probe = "ofpart", "bcm47xxpart";
486 cpu_thermal: cpu-thermal {
487 polling-delay-passive = <0>;
488 polling-delay = <1000>;
489 coefficients = <(-556) 418000>;
490 thermal-sensors = <&thermal>;
494 temperature = <125000>;