2 * Copyright 2016 Linaro Ltd
4 * Permission is hereby granted, free of charge, to any person obtaining a copy
5 * of this software and associated documentation files (the "Software"), to deal
6 * in the Software without restriction, including without limitation the rights
7 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
8 * copies of the Software, and to permit persons to whom the Software is
9 * furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
19 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 #include <dt-bindings/interrupt-controller/irq.h>
24 #include <dt-bindings/gpio/gpio.h>
25 #include "skeleton.dtsi"
28 compatible = "arm,realview-pbx";
42 /* 128 MiB memory @ 0x0 */
43 reg = <0x00000000 0x08000000>;
46 /* The voltage to the MMC card is hardwired at 3.3V */
47 vmmc: regulator-vmmc {
48 compatible = "regulator-fixed";
49 regulator-name = "vmmc";
50 regulator-min-microvolt = <3300000>;
51 regulator-max-microvolt = <3300000>;
55 veth: regulator-veth {
56 compatible = "regulator-fixed";
57 regulator-name = "veth";
58 regulator-min-microvolt = <3300000>;
59 regulator-max-microvolt = <3300000>;
63 xtal24mhz: xtal24mhz@24M {
65 compatible = "fixed-clock";
66 clock-frequency = <24000000>;
69 refclk32khz: refclk32khz {
71 compatible = "fixed-clock";
72 clock-frequency = <32768>;
77 compatible = "fixed-factor-clock";
80 clocks = <&xtal24mhz>;
85 compatible = "fixed-factor-clock";
88 clocks = <&xtal24mhz>;
93 compatible = "fixed-factor-clock";
96 clocks = <&xtal24mhz>;
101 compatible = "fixed-factor-clock";
104 clocks = <&xtal24mhz>;
107 uartclk: uartclk@24M {
109 compatible = "fixed-factor-clock";
112 clocks = <&xtal24mhz>;
115 wdogclk: wdogclk@24M {
117 compatible = "fixed-factor-clock";
120 clocks = <&xtal24mhz>;
123 /* FIXME: this actually hangs off the PLL clocks */
126 compatible = "fixed-clock";
127 clock-frequency = <0>;
131 /* 2 * 32MiB NOR Flash memory */
132 compatible = "arm,versatile-flash", "cfi-flash";
133 reg = <0x40000000 0x04000000>;
138 /* 2 * 32MiB NOR Flash memory */
139 compatible = "arm,versatile-flash", "cfi-flash";
140 reg = <0x44000000 0x04000000>;
144 /* SMSC 9118 ethernet with PHY and EEPROM */
145 ethernet: ethernet@4e000000 {
146 compatible = "smsc,lan9118", "smsc,lan9115";
147 reg = <0x4e000000 0x10000>;
150 smsc,irq-active-high;
152 vdd33a-supply = <&veth>;
153 vddvario-supply = <&veth>;
157 compatible = "nxp,usb-isp1761";
158 reg = <0x4f000000 0x20000>;
163 compatible = "ti,ths8134a", "ti,ths8134";
164 #address-cells = <1>;
168 #address-cells = <1>;
174 vga_bridge_in: endpoint {
175 remote-endpoint = <&clcd_pads>;
182 vga_bridge_out: endpoint {
183 remote-endpoint = <&vga_con_in>;
191 * This DDC I2C is connected directly to the DVI portions
192 * of the connector, so it's not really working when the
193 * monitor is connected to the VGA connector.
195 compatible = "vga-connector";
196 ddc-i2c-bus = <&i2c1>;
199 vga_con_in: endpoint {
200 remote-endpoint = <&vga_bridge_out>;
206 compatible = "arm,realview-pbx-soc", "simple-bus";
207 #address-cells = <1>;
212 syscon: syscon@10000000 {
213 compatible = "arm,realview-pbx-syscon", "syscon", "simple-mfd";
214 reg = <0x10000000 0x1000>;
217 compatible = "register-bit-led";
220 label = "versatile:0";
221 linux,default-trigger = "heartbeat";
222 default-state = "on";
225 compatible = "register-bit-led";
228 label = "versatile:1";
229 linux,default-trigger = "mmc0";
230 default-state = "off";
233 compatible = "register-bit-led";
236 label = "versatile:2";
237 linux,default-trigger = "cpu0";
238 default-state = "off";
241 compatible = "register-bit-led";
244 label = "versatile:3";
245 default-state = "off";
248 compatible = "register-bit-led";
251 label = "versatile:4";
252 default-state = "off";
255 compatible = "register-bit-led";
258 label = "versatile:5";
259 default-state = "off";
262 compatible = "register-bit-led";
265 label = "versatile:6";
266 default-state = "off";
269 compatible = "register-bit-led";
272 label = "versatile:7";
273 default-state = "off";
276 compatible = "arm,syscon-icst307";
278 lock-offset = <0x20>;
280 clocks = <&xtal24mhz>;
283 compatible = "arm,syscon-icst307";
285 lock-offset = <0x20>;
287 clocks = <&xtal24mhz>;
290 compatible = "arm,syscon-icst307";
292 lock-offset = <0x20>;
294 clocks = <&xtal24mhz>;
297 compatible = "arm,syscon-icst307";
299 lock-offset = <0x20>;
301 clocks = <&xtal24mhz>;
304 compatible = "arm,syscon-icst307";
306 lock-offset = <0x20>;
308 clocks = <&xtal24mhz>;
312 sp810_syscon0: sysctl@10001000 {
313 compatible = "arm,sp810", "arm,primecell";
314 reg = <0x10001000 0x1000>;
315 clocks = <&refclk32khz>, <&timclk>, <&xtal24mhz>;
316 clock-names = "refclk", "timclk", "apb_pclk";
318 clock-output-names = "timerclk0",
322 assigned-clocks = <&sp810_syscon0 0>,
326 assigned-clock-parents = <&timclk>,
333 #address-cells = <1>;
335 compatible = "arm,versatile-i2c";
336 reg = <0x10002000 0x1000>;
339 compatible = "dallas,ds1338";
344 serial0: serial@10009000 {
345 compatible = "arm,pl011", "arm,primecell";
346 reg = <0x10009000 0x1000>;
347 clocks = <&uartclk>, <&pclk>;
348 clock-names = "uartclk", "apb_pclk";
351 serial1: serial@1000a000 {
352 compatible = "arm,pl011", "arm,primecell";
353 reg = <0x1000a000 0x1000>;
354 clocks = <&uartclk>, <&pclk>;
355 clock-names = "uartclk", "apb_pclk";
358 serial2: serial@1000b000 {
359 compatible = "arm,pl011", "arm,primecell";
360 reg = <0x1000b000 0x1000>;
361 clocks = <&uartclk>, <&pclk>;
362 clock-names = "uartclk", "apb_pclk";
366 compatible = "arm,pl022", "arm,primecell";
367 reg = <0x1000d000 0x1000>;
368 clocks = <&sspclk>, <&pclk>;
369 clock-names = "SSPCLK", "apb_pclk";
372 wdog0: watchdog@1000f000 {
373 compatible = "arm,sp805", "arm,primecell";
374 reg = <0x1000f000 0x1000>;
375 clocks = <&wdogclk>, <&pclk>;
376 clock-names = "wdogclk", "apb_pclk";
380 wdog1: watchdog@10010000 {
381 compatible = "arm,sp805", "arm,primecell";
382 reg = <0x10010000 0x1000>;
383 clocks = <&wdogclk>, <&pclk>;
384 clock-names = "wdogclk", "apb_pclk";
388 timer01: timer@10011000 {
389 compatible = "arm,sp804", "arm,primecell";
390 reg = <0x10011000 0x1000>;
391 clocks = <&sp810_syscon0 0>,
394 clock-names = "timerclk0",
399 timer23: timer@10012000 {
400 compatible = "arm,sp804", "arm,primecell";
401 reg = <0x10012000 0x1000>;
402 clocks = <&sp810_syscon0 2>,
405 clock-names = "timerclk2",
410 gpio0: gpio@10013000 {
411 compatible = "arm,pl061", "arm,primecell";
412 reg = <0x10013000 0x1000>;
415 interrupt-controller;
416 #interrupt-cells = <2>;
418 clock-names = "apb_pclk";
421 gpio1: gpio@10014000 {
422 compatible = "arm,pl061", "arm,primecell";
423 reg = <0x10014000 0x1000>;
426 interrupt-controller;
427 #interrupt-cells = <2>;
429 clock-names = "apb_pclk";
432 gpio2: gpio@10015000 {
433 compatible = "arm,pl061", "arm,primecell";
434 reg = <0x10015000 0x1000>;
437 interrupt-controller;
438 #interrupt-cells = <2>;
440 clock-names = "apb_pclk";
444 #address-cells = <1>;
446 compatible = "arm,versatile-i2c";
447 reg = <0x10016000 0x1000>;
451 compatible = "arm,pl031", "arm,primecell";
452 reg = <0x10017000 0x1000>;
454 clock-names = "apb_pclk";
457 timer45: timer@10018000 {
458 compatible = "arm,sp804", "arm,primecell";
459 reg = <0x10018000 0x1000>;
460 clocks = <&timclk>, <&timclk>, <&pclk>;
461 clock-names = "timerclk4", "timerclk5", "apb_pclk";
464 timer67: timer@10019000 {
465 compatible = "arm,sp804", "arm,primecell";
466 reg = <0x10019000 0x1000>;
467 clocks = <&timclk>, <&timclk>, <&pclk>;
468 clock-names = "timerclk6", "timerclk7", "apb_pclk";
471 sp810_syscon1: sysctl@1001a000 {
472 compatible = "arm,sp810", "arm,primecell";
473 reg = <0x1001a000 0x1000>;
474 clocks = <&refclk32khz>, <&timclk>, <&xtal24mhz>;
475 clock-names = "refclk", "timclk", "apb_pclk";
477 clock-output-names = "timerclk4",
481 assigned-clocks = <&sp810_syscon1 0>,
485 assigned-clock-parents = <&timclk>,
493 /* These peripherals are inside the FPGA */
495 #address-cells = <1>;
497 compatible = "simple-bus";
500 aaci: aaci@10004000 {
501 compatible = "arm,pl041", "arm,primecell";
502 reg = <0x10004000 0x1000>;
504 clock-names = "apb_pclk";
507 mmc: mmcsd@10005000 {
508 compatible = "arm,pl18x", "arm,primecell";
509 reg = <0x10005000 0x1000>;
511 /* Due to frequent FIFO overruns, use just 500 kHz */
512 max-frequency = <500000>;
516 clocks = <&mclk>, <&pclk>;
517 clock-names = "mclk", "apb_pclk";
518 vmmc-supply = <&vmmc>;
519 cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
520 wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
524 compatible = "arm,pl050", "arm,primecell";
525 reg = <0x10006000 0x1000>;
526 clocks = <&kmiclk>, <&pclk>;
527 clock-names = "KMIREFCLK", "apb_pclk";
531 compatible = "arm,pl050", "arm,primecell";
532 reg = <0x10007000 0x1000>;
533 clocks = <&kmiclk>, <&pclk>;
534 clock-names = "KMIREFCLK", "apb_pclk";
537 serial3: serial@1000c000 {
538 compatible = "arm,pl011", "arm,primecell";
539 reg = <0x1000c000 0x1000>;
540 clocks = <&uartclk>, <&pclk>;
541 clock-names = "uartclk", "apb_pclk";
545 /* These peripherals are inside the NEC ISSP */
547 #address-cells = <1>;
549 compatible = "simple-bus";
552 clcd: clcd@10020000 {
553 compatible = "arm,pl111", "arm,primecell";
554 reg = <0x10020000 0x1000>;
555 interrupt-names = "combined";
556 clocks = <&oscclk4>, <&pclk>;
557 clock-names = "clcdclk", "apb_pclk";
558 /* 1024x768 16bpp @65MHz works fine */
559 max-memory-bandwidth = <95000000>;
562 clcd_pads: endpoint {
563 remote-endpoint = <&vga_bridge_in>;
564 arm,pl11x,tft-r0g0b0-pads = <0 8 16>;