2 * Low Level Interrupts/Traps/Exceptions(non-TLB) Handling for ARCompact ISA
4 * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
5 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 * -Userspace unaligned access emulation
14 * vineetg: Feb 2011 (ptrace low level code fixes)
15 * -traced syscall return code (r0) was not saved into pt_regs for restoring
16 * into user reg-file when traded task rets to user space.
17 * -syscalls needing arch-wrappers (mainly for passing sp as pt_regs)
18 * were not invoking post-syscall trace hook (jumping directly into
19 * ret_from_system_call)
22 * -Vector table jumps (@8 bytes) converted into branches (@4 bytes)
23 * -To maintain the slot size of 8 bytes/vector, added nop, which is
24 * not executed at runtime.
26 * vineetg: Nov 2009 (Everything needed for TIF_RESTORE_SIGMASK)
27 * -do_signal()invoked upon TIF_RESTORE_SIGMASK as well
28 * -Wrappers for sys_{,rt_}sigsuspend() no longer needed as they don't
32 * -In a rare scenario, Process gets a Priv-V exception and gets scheduled
33 * out. Since we don't do FAKE RTIE for Priv-V, CPU exception state remains
34 * active (AE bit enabled). This causes a double fault for a subseq valid
35 * exception. Thus FAKE RTIE needed in low level Priv-Violation handler.
36 * Instr Error could also cause similar scenario, so same there as well.
38 * Vineetg: March 2009 (Supporting 2 levels of Interrupts)
40 * Vineetg: Aug 28th 2008: Bug #94984
41 * -Zero Overhead Loop Context shd be cleared when entering IRQ/EXcp/Trap
42 * Normally CPU does this automatically, however when doing FAKE rtie,
43 * we need to explicitly do this. The problem in macros
44 * FAKE_RET_FROM_EXCPN and FAKE_RET_FROM_EXCPN_LOCK_IRQ was that this bit
45 * was being "CLEARED" rather then "SET". Since it is Loop INHIBIT Bit,
46 * setting it and not clearing it clears ZOL context
48 * Vineetg: May 16th, 2008
49 * - r25 now contains the Current Task when in kernel
51 * Vineetg: Dec 22, 2007
52 * Minor Surgery of Low Level ISR to make it SMP safe
53 * - MMU_SCRATCH0 Reg used for freeing up r9 in Level 1 ISR
54 * - _current_task is made an array of NR_CPUS
55 * - Access of _current_task wrapped inside a macro so that if hardware
56 * team agrees for a dedicated reg, no other code is touched
58 * Amit Bhor, Rahul Trivedi, Kanika Nema, Sameer Dhavale : Codito Tech 2004
61 #include <linux/errno.h>
62 #include <linux/linkage.h> /* {ENTRY,EXIT} */
63 #include <asm/entry.h>
64 #include <asm/irqflags.h>
68 ;############################ Vector Table #################################
71 #if 1 /* Just in case, build breaks */
79 .section .vector, "ax",@progbits
82 /* Each entry in the vector table must occupy 2 words. Since it is a jump
83 * across sections (.vector to .text) we are guaranteed that 'j somewhere'
84 * will use the 'j limm' form of the instruction as long as somewhere is in
85 * a section other than .vector.
88 ; ********* Critical System Events **********************
89 VECTOR res_service ; 0x0, Reset Vector (0x0)
90 VECTOR mem_service ; 0x8, Mem exception (0x1)
91 VECTOR instr_service ; 0x10, Instrn Error (0x2)
93 ; ******************** Device ISRs **********************
94 #ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS
95 VECTOR handle_interrupt_level2
97 VECTOR handle_interrupt_level1
101 VECTOR handle_interrupt_level1 ; Other devices
104 /* FOR ARC600: timer = 0x3, uart = 0x8, emac = 0x10 */
106 ; ******************** Exceptions **********************
107 VECTOR EV_MachineCheck ; 0x100, Fatal Machine check (0x20)
108 VECTOR EV_TLBMissI ; 0x108, Instruction TLB miss (0x21)
109 VECTOR EV_TLBMissD ; 0x110, Data TLB miss (0x22)
110 VECTOR EV_TLBProtV ; 0x118, Protection Violation (0x23)
111 ; or Misaligned Access
112 VECTOR EV_PrivilegeV ; 0x120, Privilege Violation (0x24)
113 VECTOR EV_Trap ; 0x128, Trap exception (0x25)
114 VECTOR EV_Extension ; 0x130, Extn Instruction Excp (0x26)
117 VECTOR reserved ; Reserved Exceptions
121 ;##################### Scratch Mem for IRQ stack switching #############
123 ARCFP_DATA int1_saved_reg
125 .type int1_saved_reg, @object
126 .size int1_saved_reg, 4
130 /* Each Interrupt level needs its own scratch */
131 ARCFP_DATA int2_saved_reg
132 .type int2_saved_reg, @object
133 .size int2_saved_reg, 4
137 ; ---------------------------------------------
138 .section .text, "ax",@progbits
142 flag 1 ; Unexpected event, halt
144 ;##################### Interrupt Handling ##############################
146 #ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS
147 ; ---------------------------------------------
148 ; Level 2 ISR: Can interrupt a Level 1 ISR
149 ; ---------------------------------------------
150 ENTRY(handle_interrupt_level2)
154 ;------------------------------------------------------
155 ; if L2 IRQ interrupted a L1 ISR, disable preemption
157 ; This is to avoid a potential L1-L2-L1 scenario
159 ; -L2 interrupts L1 (before L1 ISR could run)
160 ; -preemption off IRQ, user task in syscall picked to run
162 ; Returns from L2 context fine
163 ; But both L1 and L2 re-enabled, so another L1 can be taken
164 ; while prev L1 is still unserviced
166 ;------------------------------------------------------
168 ; L2 interrupting L1 implies both L2 and L1 active
169 ; However both A2 and A1 are NOT set in STATUS32, thus
170 ; need to check STATUS32_L2 to determine if L1 was active
172 ld r9, [sp, PT_status32] ; get statu32_l2 (saved in pt_regs)
173 bbit0 r9, STATUS_A1_BIT, 1f ; L1 not active when L2 IRQ, so normal
175 ; bump thread_info->preempt_count (Disable preemption)
176 GET_CURR_THR_INFO_FROM_SP r10
177 ld r9, [r10, THREAD_INFO_PREEMPT_COUNT]
179 st r9, [r10, THREAD_INFO_PREEMPT_COUNT]
182 ;------------------------------------------------------
183 ; setup params for Linux common ISR and invoke it
184 ;------------------------------------------------------
192 sr r8, [AUX_IRQ_LV12] ; clear bit in Sticky Status Reg
196 END(handle_interrupt_level2)
200 ; ---------------------------------------------
201 ; User Mode Memory Bus Error Interrupt Handler
202 ; (Kernel mode memory errors handled via separate exception vectors)
203 ; ---------------------------------------------
211 ; User process needs to be killed with SIGBUS, but first need to get
212 ; out of the L2 interrupt context (drop to pure kernel mode) and jump
213 ; off to "C" code where SIGBUS in enqueued
215 bclr r3, r3, STATUS_A2_BIT
216 or r3, r3, (STATUS_E1_MASK|STATUS_E2_MASK)
225 ; ---------------------------------------------
227 ; ---------------------------------------------
228 ENTRY(handle_interrupt_level1)
235 #ifdef CONFIG_TRACE_IRQFLAGS
236 ; icause1 needs to be read early, before calling tracing, which
237 ; can clobber scratch regs, hence use of stack to stash it
239 TRACE_ASM_IRQ_DISABLE
247 sr r8, [AUX_IRQ_LV12] ; clear bit in Sticky Status Reg
250 END(handle_interrupt_level1)
252 ;################### Non TLB Exception Handling #############################
254 ; ---------------------------------------------
255 ; Protection Violation Exception Handler
256 ; ---------------------------------------------
262 mov r2, r9 ; ECR set into r9 already
263 lr r0, [efa] ; Faulting Data address (not part of pt_regs saved above)
265 ; Exception auto-disables further Intr/exceptions.
266 ; Re-enable them by pretending to return from exception
267 ; (so rest of handler executes in pure K mode)
271 mov r1, sp ; Handle to pt_regs
273 ;------ (5) Type of Protection Violation? ----------
275 ; ProtV Hardware Exception is triggered for Access Faults of 2 types
276 ; -Access Violation : 00_23_(00|01|02|03)_00
278 ; -Unaligned Access : 00_23_04_00
280 bbit1 r2, ECR_C_BIT_PROTV_MISALIG_DATA, 4f
282 ;========= (6a) Access Violation Processing ========
286 ;========== (6b) Non aligned access ============
289 SAVE_CALLEE_SAVED_USER
290 mov r2, sp ; callee_regs
292 bl do_misaligned_access
294 ; TBD: optimize - do this only if a callee reg was involved
295 ; either a dst of emulated LD/ST or src with address-writeback
296 RESTORE_CALLEE_SAVED_USER
302 ; Wrapper for Linux page fault handler called from EV_TLBMiss*
303 ; Very similar to ProtV handler case (6a) above, but avoids the extra checks
304 ; for Misaligned access
306 ENTRY(call_do_page_fault)
309 lr r0, [efa] ; Faulting Data address
313 mov blink, ret_from_exception
316 END(call_do_page_fault)
318 ;############# Common Handlers for ARCompact and ARCv2 ##############
322 ;############# Return from Intr/Excp/Trap (ARC Specifics) ##############
324 ; Restore the saved sys context (common exit-path for EXCPN/IRQ/Trap)
325 ; IRQ shd definitely not happen between now and rtie
326 ; All 2 entry points to here already disable interrupts
330 # Interrupts are actually disabled from this point on, but will get
331 # reenabled after we return from interrupt/exception.
332 # But irq tracer needs to be told now...
337 ; Restore REG File. In case multiple Events outstanding,
338 ; use the same priority as rtie: EXCPN, L2 IRQ, L1 IRQ, None
339 ; Note that we use realtime STATUS32 (not pt_regs->status32) to
342 and.f 0, r10, (STATUS_A1_MASK|STATUS_A2_MASK)
343 bz .Lexcep_or_pure_K_ret
345 ; Returning from Interrupts (Level 1 or 2)
347 #ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS
349 ; Level 2 interrupt return Path - from hardware standpoint
350 bbit0 r10, STATUS_A2_BIT, not_level2_interrupt
352 ;------------------------------------------------------------------
353 ; However the context returning might not have taken L2 intr itself
354 ; e.g. Task'A' user-code -> L2 intr -> schedule -> 'B' user-code ret
355 ; Special considerations needed for the context which took L2 intr
357 ld r9, [sp, PT_event] ; Ensure this is L2 intr context
358 brne r9, event_IRQ2, 149f
360 ;------------------------------------------------------------------
361 ; if L2 IRQ interrupted an L1 ISR, we'd disabled preemption earlier
362 ; so that sched doesn't move to new task, causing L1 to be delayed
363 ; undeterministically. Now that we've achieved that, let's reset
364 ; things to what they were, before returning from L2 context
365 ;----------------------------------------------------------------
367 ld r9, [sp, PT_status32] ; get statu32_l2 (saved in pt_regs)
368 bbit0 r9, STATUS_A1_BIT, 149f ; L1 not active when L2 IRQ, so normal
370 ; decrement thread_info->preempt_count (re-enable preemption)
371 GET_CURR_THR_INFO_FROM_SP r10
372 ld r9, [r10, THREAD_INFO_PREEMPT_COUNT]
374 ; paranoid check, given A1 was active when A2 happened, preempt count
375 ; must not be 0 because we would have incremented it.
376 ; If this does happen we simply HALT as it means a BUG !!!
383 st r9, [r10, THREAD_INFO_PREEMPT_COUNT]
386 INTERRUPT_EPILOGUE 2 ; return from level 2 interrupt
390 not_level2_interrupt:
394 INTERRUPT_EPILOGUE 1 ; return from level 1 interrupt
398 .Lexcep_or_pure_K_ret:
400 ;this case is for syscalls or Exceptions or pure kernel mode
403 debug_marker_syscall:
406 END(ret_from_exception)