1 # SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
4 $id: http://devicetree.org/schemas/remoteproc/qcom,sm8350-pas.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: Qualcomm SM8350/SM8450 Peripheral Authentication Service
10 - Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
13 Qualcomm SM8350/SM8450 SoC Peripheral Authentication Service loads and boots
14 firmware on the Qualcomm DSP Hexagon cores.
19 - qcom,sm8350-adsp-pas
20 - qcom,sm8350-cdsp-pas
21 - qcom,sm8350-slpi-pas
22 - qcom,sm8350-mpss-pas
23 - qcom,sm8450-adsp-pas
24 - qcom,sm8450-cdsp-pas
25 - qcom,sm8450-mpss-pas
26 - qcom,sm8450-slpi-pas
33 - description: XO clock
40 $ref: /schemas/types.yaml#/definitions/phandle
41 description: Reference to the AOSS side-channel message RAM.
47 description: Reference to the reserved-memory for the Hexagon core
50 $ref: /schemas/types.yaml#/definitions/string
51 description: Firmware name for the Hexagon core
59 - $ref: /schemas/remoteproc/qcom,pas-common.yaml#
64 - qcom,sm8350-adsp-pas
65 - qcom,sm8350-cdsp-pas
66 - qcom,sm8350-slpi-pas
67 - qcom,sm8450-adsp-pas
68 - qcom,sm8450-cdsp-pas
69 - qcom,sm8450-slpi-pas
87 - qcom,sm8350-mpss-pas
88 - qcom,sm8450-mpss-pas
93 - description: CX power domain
94 - description: MSS power domain
104 - qcom,sm8350-adsp-pas
105 - qcom,sm8350-slpi-pas
106 - qcom,sm8450-adsp-pas
107 - qcom,sm8450-slpi-pas
112 - description: LCX power domain
113 - description: LMX power domain
123 - qcom,sm8350-cdsp-pas
124 - qcom,sm8450-cdsp-pas
129 - description: CX power domain
130 - description: MXC power domain
136 unevaluatedProperties: false
140 #include <dt-bindings/clock/qcom,rpmh.h>
141 #include <dt-bindings/interrupt-controller/irq.h>
142 #include <dt-bindings/mailbox/qcom-ipcc.h>
143 #include <dt-bindings/power/qcom,rpmhpd.h>
145 remoteproc@30000000 {
146 compatible = "qcom,sm8450-adsp-pas";
147 reg = <0x030000000 0x100>;
149 clocks = <&rpmhcc RPMH_CXO_CLK>;
152 firmware-name = "/*(DEBLOBBED)*/";
154 interrupts-extended = <&pdc 6 IRQ_TYPE_EDGE_RISING>,
155 <&smp2p_adsp_in 0 IRQ_TYPE_EDGE_RISING>,
156 <&smp2p_adsp_in 1 IRQ_TYPE_EDGE_RISING>,
157 <&smp2p_adsp_in 2 IRQ_TYPE_EDGE_RISING>,
158 <&smp2p_adsp_in 3 IRQ_TYPE_EDGE_RISING>;
159 interrupt-names = "wdog", "fatal", "ready",
160 "handover", "stop-ack";
162 memory-region = <&adsp_mem>;
164 power-domains = <&rpmhpd RPMHPD_LCX>,
165 <&rpmhpd RPMHPD_LMX>;
166 power-domain-names = "lcx", "lmx";
168 qcom,qmp = <&aoss_qmp>;
169 qcom,smem-states = <&smp2p_adsp_out 0>;
170 qcom,smem-state-names = "stop";
173 interrupts-extended = <&ipcc IPCC_CLIENT_LPASS
174 IPCC_MPROC_SIGNAL_GLINK_QMP
175 IRQ_TYPE_EDGE_RISING>;
176 mboxes = <&ipcc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_GLINK_QMP>;
179 qcom,remote-pid = <2>;