1 * Rockchip RK3126/RK3128 Clock and Reset Unit
3 The RK3126/RK3128 clock controller generates and supplies clock to various
4 controllers within the SoC and also implements a reset controller for SoC
9 - compatible: should be "rockchip,rk3126-cru" or "rockchip,rk3128-cru"
10 "rockchip,rk3126-cru" - controller compatible with RK3126 SoC.
11 "rockchip,rk3128-cru" - controller compatible with RK3128 SoC.
12 - reg: physical base address of the controller and length of memory mapped
14 - #clock-cells: should be 1.
15 - #reset-cells: should be 1.
19 - rockchip,grf: phandle to the syscon managing the "general register files"
20 If missing pll rates are not changeable, due to the missing pll lock status.
22 Each clock is assigned an identifier and client nodes can use this identifier
23 to specify the clock which they consume. All available clocks are defined as
24 preprocessor macros in the dt-bindings/clock/rk3128-cru.h headers and can be
25 used in device tree sources. Similar macros exist for the reset sources in
30 There are several clocks that are generated outside the SoC. It is expected
31 that they are defined using standard clock bindings with following
33 - "xin24m" - crystal input - required,
34 - "ext_i2s" - external I2S clock - optional,
35 - "gmac_clkin" - external GMAC clock - optional
37 Example: Clock controller node:
40 compatible = "rockchip,rk3128-cru";
41 reg = <0x20000000 0x1000>;
42 rockchip,grf = <&grf>;
48 Example: UART controller node that consumes the clock generated by the clock
51 uart2: serial@20068000 {
52 compatible = "rockchip,serial";
53 reg = <0x20068000 0x100>;
54 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
55 clock-frequency = <24000000>;
56 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
57 clock-names = "sclk_uart", "pclk_uart";