1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * arch/powerpc/platforms/83xx/mpc832x_rdb.c
5 * Copyright (C) Freescale Semiconductor, Inc. 2007. All rights reserved.
8 * MPC832x RDB board specific routines.
9 * This file is based on mpc832x_mds.c and mpc8313_rdb.c
10 * Author: Michael Barkowski <michael.barkowski@freescale.com>
13 #include <linux/pci.h>
14 #include <linux/interrupt.h>
15 #include <linux/spi/spi.h>
16 #include <linux/spi/mmc_spi.h>
17 #include <linux/mmc/host.h>
19 #include <linux/of_address.h>
20 #include <linux/of_irq.h>
21 #include <linux/platform_device.h>
22 #include <linux/fsl_devices.h>
27 #include <soc/fsl/qe/qe.h>
28 #include <sysdev/fsl_soc.h>
29 #include <sysdev/fsl_pci.h>
35 #define DBG(fmt...) udbg_printf(fmt)
40 #ifdef CONFIG_QUICC_ENGINE
41 static int __init of_fsl_spi_probe(char *type, char *compatible, u32 sysclk,
42 struct spi_board_info *board_infos,
43 unsigned int num_board_infos,
44 void (*cs_control)(struct spi_device *dev,
47 struct device_node *np;
50 for_each_compatible_node(np, type, compatible) {
54 struct resource res[2];
55 struct platform_device *pdev;
56 struct fsl_spi_platform_data pdata = {
57 .cs_control = cs_control,
60 memset(res, 0, sizeof(res));
62 pdata.sysclk = sysclk;
64 prop = of_get_property(np, "reg", NULL);
67 pdata.bus_num = *(u32 *)prop;
69 prop = of_get_property(np, "cell-index", NULL);
73 prop = of_get_property(np, "mode", NULL);
74 if (prop && !strcmp(prop, "cpu-qe"))
75 pdata.flags = SPI_QE_CPU_MODE;
77 for (j = 0; j < num_board_infos; j++) {
78 if (board_infos[j].bus_num == pdata.bus_num)
79 pdata.max_chipselect++;
82 if (!pdata.max_chipselect)
85 ret = of_address_to_resource(np, 0, &res[0]);
89 ret = of_irq_to_resource(np, 0, &res[1]);
93 pdev = platform_device_alloc("mpc83xx_spi", i);
97 ret = platform_device_add_data(pdev, &pdata, sizeof(pdata));
101 ret = platform_device_add_resources(pdev, res,
106 ret = platform_device_add(pdev);
112 platform_device_put(pdev);
114 pr_err("%pOF: registration failed\n", np);
122 static int __init fsl_spi_init(struct spi_board_info *board_infos,
123 unsigned int num_board_infos,
124 void (*cs_control)(struct spi_device *spi,
130 /* SPI controller is either clocked from QE or SoC clock */
131 sysclk = get_brgfreq();
133 sysclk = fsl_get_sys_freq();
138 ret = of_fsl_spi_probe(NULL, "fsl,spi", sysclk, board_infos,
139 num_board_infos, cs_control);
141 of_fsl_spi_probe("spi", "fsl_spi", sysclk, board_infos,
142 num_board_infos, cs_control);
144 return spi_register_board_info(board_infos, num_board_infos);
147 static void mpc83xx_spi_cs_control(struct spi_device *spi, bool on)
149 pr_debug("%s %d %d\n", __func__, spi_get_chipselect(spi, 0), on);
150 par_io_data_set(3, 13, on);
153 static struct mmc_spi_platform_data mpc832x_mmc_pdata = {
154 .ocr_mask = MMC_VDD_33_34,
157 static struct spi_board_info mpc832x_spi_boardinfo = {
160 .max_speed_hz = 50000000,
161 .modalias = "mmc_spi",
162 .platform_data = &mpc832x_mmc_pdata,
165 static int __init mpc832x_spi_init(void)
167 struct device_node *np;
169 par_io_config_pin(3, 0, 3, 0, 1, 0); /* SPI1 MOSI, I/O */
170 par_io_config_pin(3, 1, 3, 0, 1, 0); /* SPI1 MISO, I/O */
171 par_io_config_pin(3, 2, 3, 0, 1, 0); /* SPI1 CLK, I/O */
172 par_io_config_pin(3, 3, 2, 0, 1, 0); /* SPI1 SEL, I */
174 par_io_config_pin(3, 13, 1, 0, 0, 0); /* !SD_CS, O */
175 par_io_config_pin(3, 14, 2, 0, 0, 0); /* SD_INSERT, I */
176 par_io_config_pin(3, 15, 2, 0, 0, 0); /* SD_PROTECT,I */
179 * Don't bother with legacy stuff when device tree contains
182 np = of_find_compatible_node(NULL, NULL, "mmc-spi-slot");
186 return fsl_spi_init(&mpc832x_spi_boardinfo, 1, mpc83xx_spi_cs_control);
188 machine_device_initcall(mpc832x_rdb, mpc832x_spi_init);
189 #endif /* CONFIG_QUICC_ENGINE */
191 /* ************************************************************************
193 * Setup the architecture
196 static void __init mpc832x_rdb_setup_arch(void)
198 #if defined(CONFIG_QUICC_ENGINE)
199 struct device_node *np;
202 mpc83xx_setup_arch();
204 #ifdef CONFIG_QUICC_ENGINE
205 if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
209 for_each_node_by_name(np, "ucc")
210 par_io_of_config(np);
212 #endif /* CONFIG_QUICC_ENGINE */
215 machine_device_initcall(mpc832x_rdb, mpc83xx_declare_of_platform_devices);
217 define_machine(mpc832x_rdb) {
218 .name = "MPC832x RDB",
219 .compatible = "MPC832xRDB",
220 .setup_arch = mpc832x_rdb_setup_arch,
221 .discover_phbs = mpc83xx_setup_pci,
222 .init_IRQ = mpc83xx_ipic_init_IRQ,
223 .get_irq = ipic_get_irq,
224 .restart = mpc83xx_restart,
225 .time_init = mpc83xx_time_init,
226 .progress = udbg_progress,