// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause /* * IPQ5018 SoC device tree source * * Copyright (c) 2023 The Linux Foundation. All rights reserved. */ #include #include #include / { interrupt-parent = <&intc>; #address-cells = <2>; #size-cells = <2>; clocks { sleep_clk: sleep-clk { compatible = "fixed-clock"; #clock-cells = <0>; }; xo_board_clk: xo-board-clk { compatible = "fixed-clock"; #clock-cells = <0>; }; }; cpus { #address-cells = <1>; #size-cells = <0>; CPU0: cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a53"; reg = <0x0>; enable-method = "psci"; next-level-cache = <&L2_0>; }; CPU1: cpu@1 { device_type = "cpu"; compatible = "arm,cortex-a53"; reg = <0x1>; enable-method = "psci"; next-level-cache = <&L2_0>; }; L2_0: l2-cache { compatible = "cache"; cache-level = <2>; cache-size = <0x80000>; cache-unified; }; }; firmware { scm { compatible = "qcom,scm-ipq5018", "qcom,scm"; qcom,sdi-enabled; }; }; memory@40000000 { device_type = "memory"; /* We expect the bootloader to fill in the size */ reg = <0x0 0x40000000 0x0 0x0>; }; pmu { compatible = "arm,cortex-a53-pmu"; interrupts = ; }; psci { compatible = "arm,psci-1.0"; method = "smc"; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; tz_region: tz@4ac00000 { reg = <0x0 0x4ac00000 0x0 0x200000>; no-map; }; }; soc: soc@0 { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0 0 0xffffffff>; tlmm: pinctrl@1000000 { compatible = "qcom,ipq5018-tlmm"; reg = <0x01000000 0x300000>; interrupts = ; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&tlmm 0 0 47>; interrupt-controller; #interrupt-cells = <2>; uart1_pins: uart1-state { pins = "gpio31", "gpio32", "gpio33", "gpio34"; function = "blsp1_uart1"; drive-strength = <8>; bias-pull-down; }; }; gcc: clock-controller@1800000 { compatible = "qcom,gcc-ipq5018"; reg = <0x01800000 0x80000>; clocks = <&xo_board_clk>, <&sleep_clk>, <0>, <0>, <0>, <0>, <0>, <0>, <0>; #clock-cells = <1>; #reset-cells = <1>; #power-domain-cells = <1>; }; sdhc_1: mmc@7804000 { compatible = "qcom,ipq5018-sdhci", "qcom,sdhci-msm-v5"; reg = <0x7804000 0x1000>; reg-names = "hc"; interrupts = , ; interrupt-names = "hc_irq", "pwr_irq"; clocks = <&gcc GCC_SDCC1_AHB_CLK>, <&gcc GCC_SDCC1_APPS_CLK>, <&xo_board_clk>; clock-names = "iface", "core", "xo"; non-removable; status = "disabled"; }; blsp1_uart1: serial@78af000 { compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; reg = <0x078af000 0x200>; interrupts = ; clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; clock-names = "core", "iface"; status = "disabled"; }; intc: interrupt-controller@b000000 { compatible = "qcom,msm-qgic2"; reg = <0x0b000000 0x1000>, /* GICD */ <0x0b002000 0x2000>, /* GICC */ <0x0b001000 0x1000>, /* GICH */ <0x0b004000 0x2000>; /* GICV */ interrupts = ; interrupt-controller; #interrupt-cells = <3>; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x0b00a000 0x1ffa>; v2m0: v2m@0 { compatible = "arm,gic-v2m-frame"; reg = <0x00000000 0xff8>; msi-controller; }; v2m1: v2m@1000 { compatible = "arm,gic-v2m-frame"; reg = <0x00001000 0xff8>; msi-controller; }; }; watchdog: watchdog@b017000 { compatible = "qcom,apss-wdt-ipq5018", "qcom,kpss-wdt"; reg = <0x0b017000 0x40>; interrupts = ; clocks = <&sleep_clk>; }; timer@b120000 { compatible = "arm,armv7-timer-mem"; reg = <0x0b120000 0x1000>; #address-cells = <1>; #size-cells = <1>; ranges; frame@b120000 { reg = <0x0b121000 0x1000>, <0x0b122000 0x1000>; interrupts = , ; frame-number = <0>; }; frame@b123000 { reg = <0xb123000 0x1000>; interrupts = ; frame-number = <1>; status = "disabled"; }; frame@b124000 { frame-number = <2>; interrupts = ; reg = <0x0b124000 0x1000>; status = "disabled"; }; frame@b125000 { reg = <0x0b125000 0x1000>; interrupts = ; frame-number = <3>; status = "disabled"; }; frame@b126000 { reg = <0x0b126000 0x1000>; interrupts = ; frame-number = <4>; status = "disabled"; }; frame@b127000 { reg = <0x0b127000 0x1000>; interrupts = ; frame-number = <5>; status = "disabled"; }; frame@b128000 { reg = <0x0b128000 0x1000>; interrupts = ; frame-number = <6>; status = "disabled"; }; }; }; timer { compatible = "arm,armv8-timer"; interrupts = , , , ; }; };