// SPDX-License-Identifier: GPL-2.0 /* * Copyright (c) 2021-2022 BayLibre, SAS. * Authors: * Fabien Parent * Bernhard Rosenkränzer */ /dts-v1/; #include #include #include #include "mt8365.dtsi" #include "mt6357.dtsi" / { model = "MediaTek MT8365 Open Platform EVK"; compatible = "mediatek,mt8365-evk", "mediatek,mt8365"; aliases { serial0 = &uart0; }; chosen { stdout-path = "serial0:921600n8"; }; firmware { optee { compatible = "linaro,optee-tz"; method = "smc"; }; }; gpio-keys { compatible = "gpio-keys"; pinctrl-names = "default"; pinctrl-0 = <&gpio_keys>; key-volume-up { gpios = <&pio 24 GPIO_ACTIVE_LOW>; label = "volume_up"; linux,code = ; wakeup-source; debounce-interval = <15>; }; }; memory@40000000 { device_type = "memory"; reg = <0 0x40000000 0 0xc0000000>; }; usb_otg_vbus: regulator-0 { compatible = "regulator-fixed"; regulator-name = "otg_vbus"; regulator-min-microvolt = <5000000>; regulator-max-microvolt = <5000000>; gpio = <&pio 16 GPIO_ACTIVE_HIGH>; enable-active-high; }; reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; /* 192 KiB reserved for ARM Trusted Firmware (BL31) */ bl31_secmon_reserved: secmon@43000000 { no-map; reg = <0 0x43000000 0 0x30000>; }; /* 12 MiB reserved for OP-TEE (BL32) * +-----------------------+ 0x43e0_0000 * | SHMEM 2MiB | * +-----------------------+ 0x43c0_0000 * | | TA_RAM 8MiB | * + TZDRAM +--------------+ 0x4340_0000 * | | TEE_RAM 2MiB | * +-----------------------+ 0x4320_0000 */ optee_reserved: optee@43200000 { no-map; reg = <0 0x43200000 0 0x00c00000>; }; }; }; &cpu0 { proc-supply = <&mt6357_vproc_reg>; sram-supply = <&mt6357_vsram_proc_reg>; }; &cpu1 { proc-supply = <&mt6357_vproc_reg>; sram-supply = <&mt6357_vsram_proc_reg>; }; &cpu2 { proc-supply = <&mt6357_vproc_reg>; sram-supply = <&mt6357_vsram_proc_reg>; }; &cpu3 { proc-supply = <&mt6357_vproc_reg>; sram-supply = <&mt6357_vsram_proc_reg>; }; ðernet { pinctrl-0 = <ðernet_pins>; pinctrl-names = "default"; phy-handle = <ð_phy>; phy-mode = "rmii"; /* * Ethernet and HDMI (DSI0) are sharing pins. * Only one can be enabled at a time and require the physical switch * SW2101 to be set on LAN position * mt6357_vibr_reg and mt6357_vsim2_reg are needed to supply ethernet */ status = "disabled"; mdio { #address-cells = <1>; #size-cells = <0>; eth_phy: ethernet-phy@0 { reg = <0>; }; }; }; &i2c0 { clock-frequency = <100000>; pinctrl-0 = <&i2c0_pins>; pinctrl-names = "default"; status = "okay"; }; &mmc0 { assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL>; assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>; bus-width = <8>; cap-mmc-highspeed; cap-mmc-hw-reset; hs400-ds-delay = <0x12012>; max-frequency = <200000000>; mmc-hs200-1_8v; mmc-hs400-1_8v; no-sd; no-sdio; non-removable; pinctrl-0 = <&mmc0_default_pins>; pinctrl-1 = <&mmc0_uhs_pins>; pinctrl-names = "default", "state_uhs"; vmmc-supply = <&mt6357_vemc_reg>; vqmmc-supply = <&mt6357_vio18_reg>; status = "okay"; }; &mmc1 { bus-width = <4>; cap-sd-highspeed; cd-gpios = <&pio 76 GPIO_ACTIVE_LOW>; max-frequency = <200000000>; pinctrl-0 = <&mmc1_default_pins>; pinctrl-1 = <&mmc1_uhs_pins>; pinctrl-names = "default", "state_uhs"; sd-uhs-sdr104; sd-uhs-sdr50; vmmc-supply = <&mt6357_vmch_reg>; vqmmc-supply = <&mt6357_vmc_reg>; status = "okay"; }; &mt6357_pmic { interrupts-extended = <&pio 145 IRQ_TYPE_LEVEL_HIGH>; interrupt-controller; #interrupt-cells = <2>; }; &pio { ethernet_pins: ethernet-pins { phy_reset_pins { pinmux = ; }; rmii_pins { pinmux = , , , , , , , , , , , , , , , ; }; }; gpio_keys: gpio-keys-pins { pins { pinmux = ; bias-pull-up; input-enable; }; }; i2c0_pins: i2c0-pins { pins { pinmux = , ; bias-pull-up; }; }; mmc0_default_pins: mmc0-default-pins { clk-pins { pinmux = ; bias-pull-down; }; cmd-dat-pins { pinmux = , , , , , , , , ; input-enable; bias-pull-up; }; rst-pins { pinmux = ; bias-pull-up; }; }; mmc0_uhs_pins: mmc0-uhs-pins { clk-pins { pinmux = ; drive-strength = ; bias-pull-down = ; }; cmd-dat-pins { pinmux = , , , , , , , , ; input-enable; drive-strength = ; bias-pull-up = ; }; ds-pins { pinmux = ; drive-strength = ; bias-pull-down = ; }; rst-pins { pinmux = ; drive-strength = ; bias-pull-up; }; }; mmc1_default_pins: mmc1-default-pins { cd-pins { pinmux = ; bias-pull-up; }; clk-pins { pinmux = ; bias-pull-down = ; }; cmd-dat-pins { pinmux = , , , , ; input-enable; bias-pull-up = ; }; }; mmc1_uhs_pins: mmc1-uhs-pins { clk-pins { pinmux = ; drive-strength = ; bias-pull-down = ; }; cmd-dat-pins { pinmux = , , , , ; input-enable; drive-strength = ; bias-pull-up = ; }; }; uart0_pins: uart0-pins { pins { pinmux = , ; }; }; uart1_pins: uart1-pins { pins { pinmux = , ; }; }; uart2_pins: uart2-pins { pins { pinmux = , ; }; }; usb_pins: usb-pins { id-pins { pinmux = ; input-enable; bias-pull-up; }; usb0-vbus-pins { pinmux = ; output-high; }; usb1-vbus-pins { pinmux = ; output-high; }; }; pwm_pins: pwm-pins { pins { pinmux = , ; }; }; }; &pwm { pinctrl-0 = <&pwm_pins>; pinctrl-names = "default"; status = "okay"; }; &ssusb { dr_mode = "otg"; maximum-speed = "high-speed"; pinctrl-0 = <&usb_pins>; pinctrl-names = "default"; usb-role-switch; vusb33-supply = <&mt6357_vusb33_reg>; status = "okay"; connector { compatible = "gpio-usb-b-connector", "usb-b-connector"; id-gpios = <&pio 17 GPIO_ACTIVE_HIGH>; type = "micro"; vbus-supply = <&usb_otg_vbus>; }; }; &usb_host { vusb33-supply = <&mt6357_vusb33_reg>; status = "okay"; }; &uart0 { pinctrl-0 = <&uart0_pins>; pinctrl-names = "default"; status = "okay"; }; &uart1 { pinctrl-0 = <&uart1_pins>; pinctrl-names = "default"; status = "okay"; }; &uart2 { pinctrl-0 = <&uart2_pins>; pinctrl-names = "default"; status = "okay"; };