1 /******************************************************************************
3 * (C)Copyright 1998,1999 SysKonnect,
4 * a business unit of Schneider & Koch & Co. Datensysteme GmbH.
6 * See the file "skfddi.c" for further information.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * The information in this file is provided "AS IS" without warranty.
15 ******************************************************************************/
19 Physical Connection Management
23 * Hardware independent state machine implemantation
24 * The following external SMT functions are referenced :
30 * The following external HW dependent functions are referenced :
35 * The following HW dependent events are required :
49 #include "h/supern_2.h"
51 #include "h/smtstate.h"
54 static const char ID_sccs[] = "@(#)pcmplc.c 2.55 99/08/05 (C) SK " ;
58 extern int snmp_fddi_trap(
60 struct s_smc * smc, int type, int index
65 extern int plc_is_installed(
76 #define GO_STATE(x) (mib->fddiPORTPCMState = (x)|AFLAG)
77 #define ACTIONS_DONE() (mib->fddiPORTPCMState &= ~AFLAG)
78 #define ACTIONS(x) (x|AFLAG)
95 * symbolic state names
97 static const char * const pcm_states[] = {
98 "PC0_OFF","PC1_BREAK","PC2_TRACE","PC3_CONNECT","PC4_NEXT",
99 "PC5_SIGNAL","PC6_JOIN","PC7_VERIFY","PC8_ACTIVE","PC9_MAINT"
103 * symbolic event names
105 static const char * const pcm_events[] = {
106 "NONE","PC_START","PC_STOP","PC_LOOP","PC_JOIN","PC_SIGNAL",
107 "PC_REJECT","PC_MAINT","PC_TRACE","PC_PDR",
108 "PC_ENABLE","PC_DISABLE",
109 "PC_QLS","PC_ILS","PC_MLS","PC_HLS","PC_LS_PDR","PC_LS_NONE",
110 "PC_TIMEOUT_TB_MAX","PC_TIMEOUT_TB_MIN",
111 "PC_TIMEOUT_C_MIN","PC_TIMEOUT_T_OUT",
112 "PC_TIMEOUT_TL_MIN","PC_TIMEOUT_T_NEXT","PC_TIMEOUT_LCT",
118 * PCL-S control register
119 * this register in the PLC-S controls the scrambling parameters
121 #define PLCS_CONTROL_C_U 0
122 #define PLCS_CONTROL_C_S (PL_C_SDOFF_ENABLE | PL_C_SDON_ENABLE | \
124 #define PLCS_FASSERT_U 0
125 #define PLCS_FASSERT_S 0xFd76 /* 52.0 us */
126 #define PLCS_FDEASSERT_U 0
127 #define PLCS_FDEASSERT_S 0
130 * PCL-S control register
131 * this register in the PLC-S controls the scrambling parameters
132 * can be patched for ANSI compliance if standard changes
134 static const u_char plcs_control_c_u[17] = "PLC_CNTRL_C_U=\0\0" ;
135 static const u_char plcs_control_c_s[17] = "PLC_CNTRL_C_S=\01\02" ;
137 #define PLCS_CONTROL_C_U (plcs_control_c_u[14] | (plcs_control_c_u[15]<<8))
138 #define PLCS_CONTROL_C_S (plcs_control_c_s[14] | (plcs_control_c_s[15]<<8))
139 #endif /* nMOT_ELM */
144 /* struct definition see 'cmtdef.h' (also used by CFM) */
155 #define LCT_LEM_MAX 255
158 * PLC timing parameter
161 #define PLC_MS(m) ((int)((0x10000L-(m*100000L/2048))))
162 #define SLOW_TL_MIN PLC_MS(6)
163 #define SLOW_C_MIN PLC_MS(10)
165 static const struct plt {
166 int timer ; /* relative plc timer address */
167 int para ; /* default timing parameters */
169 { PL_C_MIN, SLOW_C_MIN }, /* min t. to remain Connect State */
170 { PL_TL_MIN, SLOW_TL_MIN }, /* min t. to transmit a Line State */
171 { PL_TB_MIN, TP_TB_MIN }, /* min break time */
172 { PL_T_OUT, TP_T_OUT }, /* Signaling timeout */
173 { PL_LC_LENGTH, TP_LC_LENGTH }, /* Link Confidence Test Time */
174 { PL_T_SCRUB, TP_T_SCRUB }, /* Scrub Time == MAC TVX time ! */
175 { PL_NS_MAX, TP_NS_MAX }, /* max t. that noise is tolerated */
184 * Do we need the EBUF error during signaling, too, to detect SUPERNET_3
187 static const int plc_imsk_na = PL_PCM_CODE | PL_TRACE_PROP | PL_PCM_BREAK |
188 PL_PCM_ENABLED | PL_SELF_TEST | PL_EBUF_ERR;
189 #else /* SUPERNET_3 */
191 * We do NOT need the elasticity buffer error during signaling.
193 static int plc_imsk_na = PL_PCM_CODE | PL_TRACE_PROP | PL_PCM_BREAK |
194 PL_PCM_ENABLED | PL_SELF_TEST ;
195 #endif /* SUPERNET_3 */
196 static const int plc_imsk_act = PL_PCM_CODE | PL_TRACE_PROP | PL_PCM_BREAK |
197 PL_PCM_ENABLED | PL_SELF_TEST | PL_EBUF_ERR;
199 /* internal functions */
200 static void pcm_fsm(struct s_smc *smc, struct s_phy *phy, int cmd);
201 static void pc_rcode_actions(struct s_smc *smc, int bit, struct s_phy *phy);
202 static void pc_tcode_actions(struct s_smc *smc, const int bit, struct s_phy *phy);
203 static void reset_lem_struct(struct s_phy *phy);
204 static void plc_init(struct s_smc *smc, int p);
205 static void sm_ph_lem_start(struct s_smc *smc, int np, int threshold);
206 static void sm_ph_lem_stop(struct s_smc *smc, int np);
207 static void sm_ph_linestate(struct s_smc *smc, int phy, int ls);
208 static void real_init_plc(struct s_smc *smc);
211 * SMT timer interface
214 static void start_pcm_timer0(struct s_smc *smc, u_long value, int event,
217 phy->timer0_exp = FALSE ; /* clear timer event flag */
218 smt_timer_start(smc,&phy->pcm_timer0,value,
219 EV_TOKEN(EVENT_PCM+phy->np,event)) ;
222 * SMT timer interface
225 static void stop_pcm_timer0(struct s_smc *smc, struct s_phy *phy)
227 if (phy->pcm_timer0.tm_active)
228 smt_timer_stop(smc,&phy->pcm_timer0) ;
232 init PCM state machine (called by driver)
233 clear all PCM vars and flags
235 void pcm_init(struct s_smc *smc)
240 struct fddi_mib_p *mib ;
242 for (np = 0,phy = smc->y ; np < NUMPHYS ; np++,phy++) {
243 /* Indicates the type of PHY being used */
245 mib->fddiPORTPCMState = ACTIONS(PC0_OFF) ;
247 switch (smc->s.sas) {
250 mib->fddiPORTMy_Type = (np == PS) ? TS : TM ;
253 mib->fddiPORTMy_Type = (np == PA) ? TA :
254 (np == PB) ? TB : TM ;
257 mib->fddiPORTMy_Type = TM ;
261 mib->fddiPORTMy_Type = (np == PS) ? TS : TNONE ;
262 mib->fddiPORTHardwarePresent = (np == PS) ? TRUE :
265 smc->y[PA].mib->fddiPORTPCMState = PC0_OFF ;
267 smc->y[PB].mib->fddiPORTPCMState = PC0_OFF ;
271 mib->fddiPORTMy_Type = (np == PB) ? TB : TA ;
278 phy->pmd_scramble = 0 ;
279 switch (phy->pmd_type[PMD_SK_PMD]) {
281 mib->fddiPORTPMDClass = MIB_PMDCLASS_MULTI ;
284 mib->fddiPORTPMDClass = MIB_PMDCLASS_LCF ;
287 mib->fddiPORTPMDClass = MIB_PMDCLASS_TP ;
290 mib->fddiPORTPMDClass = MIB_PMDCLASS_TP ;
291 phy->pmd_scramble = TRUE ;
294 mib->fddiPORTPMDClass = MIB_PMDCLASS_TP ;
295 phy->pmd_scramble = TRUE ;
298 mib->fddiPORTPMDClass = MIB_PMDCLASS_SINGLE1 ;
301 mib->fddiPORTPMDClass = MIB_PMDCLASS_SINGLE2 ;
304 mib->fddiPORTPMDClass = MIB_PMDCLASS_SINGLE2 ;
307 mib->fddiPORTPMDClass = MIB_PMDCLASS_SINGLE1 ;
310 mib->fddiPORTPMDClass = MIB_PMDCLASS_UNKNOWN ;
313 mib->fddiPORTPMDClass = MIB_PMDCLASS_TP ;
316 mib->fddiPORTPMDClass = MIB_PMDCLASS_TP ;
319 mib->fddiPORTPMDClass = MIB_PMDCLASS_UNKNOWN ;
323 * A and B port can be on primary and secondary path
325 switch (mib->fddiPORTMy_Type) {
327 mib->fddiPORTAvailablePaths |= MIB_PATH_S ;
328 mib->fddiPORTRequestedPaths[1] = MIB_P_PATH_LOCAL ;
329 mib->fddiPORTRequestedPaths[2] =
331 MIB_P_PATH_CON_ALTER |
332 MIB_P_PATH_SEC_PREFER ;
333 mib->fddiPORTRequestedPaths[3] =
335 MIB_P_PATH_CON_ALTER |
336 MIB_P_PATH_SEC_PREFER |
340 mib->fddiPORTAvailablePaths |= MIB_PATH_S ;
341 mib->fddiPORTRequestedPaths[1] = MIB_P_PATH_LOCAL ;
342 mib->fddiPORTRequestedPaths[2] =
344 MIB_P_PATH_PRIM_PREFER ;
345 mib->fddiPORTRequestedPaths[3] =
347 MIB_P_PATH_PRIM_PREFER |
348 MIB_P_PATH_CON_PREFER |
352 mib->fddiPORTAvailablePaths |= MIB_PATH_S ;
353 mib->fddiPORTRequestedPaths[1] = MIB_P_PATH_LOCAL ;
354 mib->fddiPORTRequestedPaths[2] =
356 MIB_P_PATH_CON_ALTER |
357 MIB_P_PATH_PRIM_PREFER ;
358 mib->fddiPORTRequestedPaths[3] =
360 MIB_P_PATH_CON_ALTER |
361 MIB_P_PATH_PRIM_PREFER ;
364 mib->fddiPORTRequestedPaths[1] = MIB_P_PATH_LOCAL ;
365 mib->fddiPORTRequestedPaths[2] =
367 MIB_P_PATH_SEC_ALTER |
368 MIB_P_PATH_PRIM_ALTER ;
369 mib->fddiPORTRequestedPaths[3] = 0 ;
373 phy->pc_lem_fail = FALSE ;
374 mib->fddiPORTPCMStateX = mib->fddiPORTPCMState ;
375 mib->fddiPORTLCTFail_Ct = 0 ;
376 mib->fddiPORTBS_Flag = 0 ;
377 mib->fddiPORTCurrentPath = MIB_PATH_ISOLATED ;
378 mib->fddiPORTNeighborType = TNONE ;
384 phy->phy_name = '0' + np - PM ;
386 phy->phy_name = 'A' + np ;
387 phy->wc_flag = FALSE ; /* set by SMT */
388 memset((char *)&phy->lem,0,sizeof(struct lem_counter)) ;
389 reset_lem_struct(phy) ;
390 memset((char *)&phy->plc,0,sizeof(struct s_plc)) ;
391 phy->plc.p_state = PS_OFF ;
392 for (i = 0 ; i < NUMBITS ; i++) {
399 void init_plc(struct s_smc *smc)
405 * this is an obsolete public entry point that has to remain
406 * for compat. It is used by various drivers.
407 * the work is now done in real_init_plc()
408 * which is called from pcm_init() ;
412 static void real_init_plc(struct s_smc *smc)
416 for (p = 0 ; p < NUMPHYS ; p++)
420 static void plc_init(struct s_smc *smc, int p)
424 int rev ; /* Revision of PLC-x */
427 /* transit PCM state machine to MAINT state */
428 outpw(PLC(p,PL_CNTRL_B),0) ;
429 outpw(PLC(p,PL_CNTRL_B),PL_PCM_STOP) ;
430 outpw(PLC(p,PL_CNTRL_A),0) ;
433 * if PLC-S then set control register C
436 rev = inpw(PLC(p,PL_STATUS_A)) & PLC_REV_MASK ;
437 if (rev != PLC_REVISION_A)
440 if (smc->y[p].pmd_scramble) {
441 outpw(PLC(p,PL_CNTRL_C),PLCS_CONTROL_C_S) ;
443 outpw(PLC(p,PL_T_FOT_ASS),PLCS_FASSERT_S) ;
444 outpw(PLC(p,PL_T_FOT_DEASS),PLCS_FDEASSERT_S) ;
448 outpw(PLC(p,PL_CNTRL_C),PLCS_CONTROL_C_U) ;
450 outpw(PLC(p,PL_T_FOT_ASS),PLCS_FASSERT_U) ;
451 outpw(PLC(p,PL_T_FOT_DEASS),PLCS_FDEASSERT_U) ;
459 for ( i = 0 ; pltm[i].timer; i++) /* set timer parameter reg */
460 outpw(PLC(p,pltm[i].timer),pltm[i].para) ;
462 (void)inpw(PLC(p,PL_INTR_EVENT)) ; /* clear interrupt event reg */
463 plc_clear_irq(smc,p) ;
464 outpw(PLC(p,PL_INTR_MASK),plc_imsk_na); /* enable non active irq's */
467 * if PCM is configured for class s, it will NOT go to the
468 * REMOVE state if offline (page 3-36;)
469 * in the concentrator, all inactive PHYS always must be in
471 * there's no real need to use this feature at all ..
474 if ((smc->s.sas == SMT_SAS) && (p == PS)) {
475 outpw(PLC(p,PL_CNTRL_B),PL_CLASS_S) ;
481 * control PCM state machine
483 static void plc_go_state(struct s_smc *smc, int p, int state)
490 port = (HW_PTR) (PLC(p,PL_CNTRL_B)) ;
491 val = inpw(port) & ~(PL_PCM_CNTRL | PL_MAINT) ;
493 outpw(port,val | state) ;
497 * read current line state (called by ECM & PCM)
499 int sm_pm_get_ls(struct s_smc *smc, int phy)
504 if (!plc_is_installed(smc,phy))
508 state = inpw(PLC(phy,PL_STATUS_A)) & PL_LINE_ST ;
532 static int plc_send_bits(struct s_smc *smc, struct s_phy *phy, int len)
534 int np = phy->np ; /* PHY index */
540 /* create bit vector */
541 for (i = len-1,n = 0 ; i >= 0 ; i--) {
542 n = (n<<1) | phy->t_val[phy->bitn+i] ;
544 if (inpw(PLC(np,PL_STATUS_B)) & PL_PCM_SIGNAL) {
546 printf("PL_PCM_SIGNAL is set\n") ;
550 /* write bit[n] & length = 1 to regs */
551 outpw(PLC(np,PL_VECTOR_LEN),len-1) ; /* len=nr-1 */
552 outpw(PLC(np,PL_XMIT_VECTOR),n) ;
556 if (smc->debug.d_plc & 0x80)
558 if (debug.d_plc & 0x80)
560 printf("SIGNALING bit %d .. %d\n",phy->bitn,phy->bitn+len-1) ;
569 void plc_config_mux(struct s_smc *smc, int mux)
571 if (smc->s.sas != SMT_DAS)
573 if (mux == MUX_WRAPB) {
574 SETMASK(PLC(PA,PL_CNTRL_B),PL_CONFIG_CNTRL,PL_CONFIG_CNTRL) ;
575 SETMASK(PLC(PA,PL_CNTRL_A),PL_SC_REM_LOOP,PL_SC_REM_LOOP) ;
578 CLEAR(PLC(PA,PL_CNTRL_B),PL_CONFIG_CNTRL) ;
579 CLEAR(PLC(PA,PL_CNTRL_A),PL_SC_REM_LOOP) ;
581 CLEAR(PLC(PB,PL_CNTRL_B),PL_CONFIG_CNTRL) ;
582 CLEAR(PLC(PB,PL_CNTRL_A),PL_SC_REM_LOOP) ;
587 called by dispatcher & fddi_init() (driver)
593 void pcm(struct s_smc *smc, const int np, int event)
598 struct fddi_mib_p *mib ;
602 * ignore 2nd PHY if SAS
604 if ((np != PS) && (smc->s.sas == SMT_SAS))
609 oldstate = mib->fddiPORTPCMState ;
611 DB_PCM("PCM %c: state %s%s, event %s",
613 mib->fddiPORTPCMState & AFLAG ? "ACTIONS " : "",
614 pcm_states[mib->fddiPORTPCMState & ~AFLAG],
616 state = mib->fddiPORTPCMState ;
617 pcm_fsm(smc,phy,event) ;
619 } while (state != mib->fddiPORTPCMState) ;
621 * because the PLC does the bit signaling for us,
622 * we're always in SIGNAL state
623 * the MIB want's to see CONNECT
624 * we therefore fake an entry in the MIB
626 if (state == PC5_SIGNAL)
627 mib->fddiPORTPCMStateX = PC3_CONNECT ;
629 mib->fddiPORTPCMStateX = state ;
635 if ( mib->fddiPORTPCMState != oldstate &&
636 ((oldstate == PC8_ACTIVE) || (mib->fddiPORTPCMState == PC8_ACTIVE))) {
637 smt_srf_event(smc,SMT_EVENT_PORT_PATH_CHANGE,
638 (int) (INDEX_PORT+ phy->np),0) ;
643 /* check whether a snmp-trap has to be sent */
645 if ( mib->fddiPORTPCMState != oldstate ) {
646 /* a real state change took place */
647 DB_SNMP ("PCM from %d to %d\n", oldstate, mib->fddiPORTPCMState);
648 if ( mib->fddiPORTPCMState == PC0_OFF ) {
649 /* send first trap */
650 snmp_fddi_trap (smc, 1, (int) mib->fddiPORTIndex );
651 } else if ( oldstate == PC0_OFF ) {
652 /* send second trap */
653 snmp_fddi_trap (smc, 2, (int) mib->fddiPORTIndex );
654 } else if ( mib->fddiPORTPCMState != PC2_TRACE &&
655 oldstate == PC8_ACTIVE ) {
656 /* send third trap */
657 snmp_fddi_trap (smc, 3, (int) mib->fddiPORTIndex );
658 } else if ( mib->fddiPORTPCMState == PC8_ACTIVE ) {
659 /* send fourth trap */
660 snmp_fddi_trap (smc, 4, (int) mib->fddiPORTIndex );
665 pcm_state_change(smc,np,state) ;
671 static void pcm_fsm(struct s_smc *smc, struct s_phy *phy, int cmd)
674 int np = phy->np ; /* PHY index */
676 struct fddi_mib_p *mib ;
678 u_short plc_rev ; /* Revision of the plc */
679 #endif /* nMOT_ELM */
685 * general transitions independent of state
690 if (mib->fddiPORTPCMState != PC9_MAINT) {
692 AIX_EVENT(smc, (u_long) FDDI_RING_STATUS, (u_long)
693 FDDI_PORT_EVENT, (u_long) FDDI_PORT_STOP,
694 smt_get_port_event_word(smc));
699 if (mib->fddiPORTPCMState != PC9_MAINT)
700 GO_STATE(PC1_BREAK) ;
704 GO_STATE(PC9_MAINT) ;
705 AIX_EVENT(smc, (u_long) FDDI_RING_STATUS, (u_long)
706 FDDI_PORT_EVENT, (u_long) FDDI_PORT_DISABLED,
707 smt_get_port_event_word(smc));
709 case PC_TIMEOUT_LCT :
710 /* if long or extended LCT */
711 stop_pcm_timer0(smc,phy) ;
712 CLEAR(PLC(np,PL_CNTRL_B),PL_LONG) ;
713 /* end of LCT is indicate by PCM_CODE (initiate PCM event) */
717 switch(mib->fddiPORTPCMState) {
718 case ACTIONS(PC0_OFF) :
719 stop_pcm_timer0(smc,phy) ;
720 outpw(PLC(np,PL_CNTRL_A),0) ;
721 CLEAR(PLC(np,PL_CNTRL_B),PL_PC_JOIN) ;
722 CLEAR(PLC(np,PL_CNTRL_B),PL_LONG) ;
723 sm_ph_lem_stop(smc,np) ; /* disable LEM */
724 phy->cf_loop = FALSE ;
725 phy->cf_join = FALSE ;
726 queue_event(smc,EVENT_CFM,CF_JOIN+np) ;
727 plc_go_state(smc,np,PL_PCM_STOP) ;
728 mib->fddiPORTConnectState = PCM_DISABLED ;
733 if (cmd == PC_MAINT) {
734 GO_STATE(PC9_MAINT) ;
738 case ACTIONS(PC1_BREAK) :
739 /* Stop the LCT timer if we came from Signal state */
740 stop_pcm_timer0(smc,phy) ;
742 plc_go_state(smc,np,0) ;
743 CLEAR(PLC(np,PL_CNTRL_B),PL_PC_JOIN) ;
744 CLEAR(PLC(np,PL_CNTRL_B),PL_LONG) ;
745 sm_ph_lem_stop(smc,np) ; /* disable LEM */
747 * if vector is already loaded, go to OFF to clear PCM_SIGNAL
750 if (inpw(PLC(np,PL_STATUS_B)) & PL_PCM_SIGNAL) {
751 plc_go_state(smc,np,PL_PCM_STOP) ;
756 * Go to OFF state in any case.
758 plc_go_state(smc,np,PL_PCM_STOP) ;
760 if (mib->fddiPORTPC_Withhold == PC_WH_NONE)
761 mib->fddiPORTConnectState = PCM_CONNECTING ;
762 phy->cf_loop = FALSE ;
763 phy->cf_join = FALSE ;
764 queue_event(smc,EVENT_CFM,CF_JOIN+np) ;
765 phy->ls_flag = FALSE ;
766 phy->pc_mode = PM_NONE ; /* needed by CFM */
767 phy->bitn = 0 ; /* bit signaling start bit */
768 for (i = 0 ; i < 3 ; i++)
769 pc_tcode_actions(smc,i,phy) ;
771 /* Set the non-active interrupt mask register */
772 outpw(PLC(np,PL_INTR_MASK),plc_imsk_na) ;
775 * If the LCT was stopped. There might be a
776 * PCM_CODE interrupt event present.
777 * This must be cleared.
779 (void)inpw(PLC(np,PL_INTR_EVENT)) ;
781 /* Get the plc revision for revision dependent code */
782 plc_rev = inpw(PLC(np,PL_STATUS_A)) & PLC_REV_MASK ;
784 if (plc_rev != PLC_REV_SN3)
788 * No supernet III PLC, so set Xmit verctor and
789 * length BEFORE starting the state machine.
791 if (plc_send_bits(smc,phy,3)) {
797 * Now give the Start command.
798 * - The start command shall be done before setting the bits
799 * to be signaled. (In PLC-S description and PLCS in SN3.
800 * - The start command shall be issued AFTER setting the
801 * XMIT vector and the XMIT length register.
803 * We do it exactly according this specs for the old PLC and
804 * the new PLCS inside the SN3.
805 * For the usual PLCS we try it the way it is done for the
806 * old PLC and set the XMIT registers again, if the PLC is
807 * not in SIGNAL state. This is done according to an PLCS
811 plc_go_state(smc,np,PL_PCM_START) ;
814 * workaround for PLC-S eng. sample errata
817 if (!(inpw(PLC(np,PL_STATUS_B)) & PL_PCM_SIGNAL))
819 if (((inpw(PLC(np,PL_STATUS_A)) & PLC_REV_MASK) !=
821 !(inpw(PLC(np,PL_STATUS_B)) & PL_PCM_SIGNAL))
822 #endif /* nMOT_ELM */
825 * Set register again (PLCS errata) or the first time
828 (void) plc_send_bits(smc,phy,3) ;
834 GO_STATE(PC5_SIGNAL) ;
835 plc->p_state = PS_BIT3 ;
842 case ACTIONS(PC2_TRACE) :
843 plc_go_state(smc,np,PL_PCM_TRACE) ;
849 case PC3_CONNECT : /* these states are done by hardware */
853 case ACTIONS(PC5_SIGNAL) :
856 if ((cmd != PC_SIGNAL) && (cmd != PC_TIMEOUT_LCT))
858 switch (plc->p_state) {
860 for (i = 0 ; i <= 2 ; i++)
861 pc_rcode_actions(smc,i,phy) ;
862 pc_tcode_actions(smc,3,phy) ;
863 plc->p_state = PS_BIT4 ;
867 if (plc_send_bits(smc,phy,1)) {
872 pc_rcode_actions(smc,3,phy) ;
873 for (i = 4 ; i <= 6 ; i++)
874 pc_tcode_actions(smc,i,phy) ;
875 plc->p_state = PS_BIT7 ;
879 if (plc_send_bits(smc,phy,3)) {
884 for (i = 3 ; i <= 6 ; i++)
885 pc_rcode_actions(smc,i,phy) ;
886 plc->p_state = PS_LCT ;
890 sm_ph_lem_start(smc,np,(int)smc->s.lct_short) ; /* enable LEM */
892 i = inpw(PLC(np,PL_CNTRL_B)) & ~PL_PC_LOOP ;
893 outpw(PLC(np,PL_CNTRL_B),i) ; /* must be cleared */
894 outpw(PLC(np,PL_CNTRL_B),i | PL_RLBP) ;
897 /* check for local LCT failure */
898 pc_tcode_actions(smc,7,phy) ;
902 plc->p_state = PS_BIT8 ;
906 if (plc_send_bits(smc,phy,1)) {
911 /* check for remote LCT failure */
912 pc_rcode_actions(smc,7,phy) ;
913 if (phy->t_val[7] || phy->r_val[7]) {
914 plc_go_state(smc,np,PL_PCM_STOP) ;
915 GO_STATE(PC1_BREAK) ;
918 for (i = 8 ; i <= 9 ; i++)
919 pc_tcode_actions(smc,i,phy) ;
920 plc->p_state = PS_JOIN ;
924 if (plc_send_bits(smc,phy,2)) {
929 for (i = 8 ; i <= 9 ; i++)
930 pc_rcode_actions(smc,i,phy) ;
931 plc->p_state = PS_ACTIVE ;
937 case ACTIONS(PC6_JOIN) :
939 * prevent mux error when going from WRAP_A to WRAP_B
941 if (smc->s.sas == SMT_DAS && np == PB &&
942 (smc->y[PA].pc_mode == PM_TREE ||
943 smc->y[PB].pc_mode == PM_TREE)) {
944 SETMASK(PLC(np,PL_CNTRL_A),
945 PL_SC_REM_LOOP,PL_SC_REM_LOOP) ;
946 SETMASK(PLC(np,PL_CNTRL_B),
947 PL_CONFIG_CNTRL,PL_CONFIG_CNTRL) ;
949 SETMASK(PLC(np,PL_CNTRL_B),PL_PC_JOIN,PL_PC_JOIN) ;
950 SETMASK(PLC(np,PL_CNTRL_B),PL_PC_JOIN,PL_PC_JOIN) ;
955 switch (plc->p_state) {
959 phy->cf_join = TRUE ;
960 queue_event(smc,EVENT_CFM,CF_JOIN+np) ;
963 GO_STATE(PC8_ACTIVE) ;
965 if (cmd == PC_TRACE) {
966 GO_STATE(PC2_TRACE) ;
976 case ACTIONS(PC8_ACTIVE) :
980 sm_ph_lem_start(smc,(int)phy->np,LCT_LEM_MAX) ;
982 phy->tr_flag = FALSE ;
983 mib->fddiPORTConnectState = PCM_ACTIVE ;
985 /* Set the active interrupt mask register */
986 outpw(PLC(np,PL_INTR_MASK),plc_imsk_act) ;
991 /*PC81 is done by PL_TNE_EXPIRED irq */
993 if (cmd == PC_TRACE) {
994 GO_STATE(PC2_TRACE) ;
997 /*PC88c: is done by TRACE_PROP irq */
1000 case ACTIONS(PC9_MAINT) :
1001 stop_pcm_timer0(smc,phy) ;
1002 CLEAR(PLC(np,PL_CNTRL_B),PL_PC_JOIN) ;
1003 CLEAR(PLC(np,PL_CNTRL_B),PL_LONG) ;
1004 CLEAR(PLC(np,PL_INTR_MASK),PL_LE_CTR) ; /* disable LEM int. */
1005 sm_ph_lem_stop(smc,np) ; /* disable LEM */
1006 phy->cf_loop = FALSE ;
1007 phy->cf_join = FALSE ;
1008 queue_event(smc,EVENT_CFM,CF_JOIN+np) ;
1009 plc_go_state(smc,np,PL_PCM_STOP) ;
1010 mib->fddiPORTConnectState = PCM_DISABLED ;
1011 SETMASK(PLC(np,PL_CNTRL_B),PL_MAINT,PL_MAINT) ;
1012 sm_ph_linestate(smc,np,(int) MIB2LS(mib->fddiPORTMaint_LS)) ;
1013 outpw(PLC(np,PL_CNTRL_A),PL_SC_BYPASS) ;
1017 DB_PCMN(1, "PCM %c : MAINT", phy->phy_name);
1019 if (cmd == PC_ENABLE) {
1026 SMT_PANIC(smc,SMT_E0118, SMT_E0118_MSG) ;
1032 * force line state on a PHY output (only in MAINT state)
1034 static void sm_ph_linestate(struct s_smc *smc, int phy, int ls)
1040 cntrl = (inpw(PLC(phy,PL_CNTRL_B)) & ~PL_MAINT_LS) |
1041 PL_PCM_STOP | PL_MAINT ;
1043 case PC_QLS: /* Force Quiet */
1044 cntrl |= PL_M_QUI0 ;
1046 case PC_MLS: /* Force Master */
1047 cntrl |= PL_M_MASTR ;
1049 case PC_HLS: /* Force Halt */
1050 cntrl |= PL_M_HALT ;
1053 case PC_ILS: /* Force Idle */
1054 cntrl |= PL_M_IDLE ;
1056 case PC_LS_PDR: /* Enable repeat filter */
1057 cntrl |= PL_M_TPDR ;
1060 outpw(PLC(phy,PL_CNTRL_B),cntrl) ;
1063 static void reset_lem_struct(struct s_phy *phy)
1065 struct lem_counter *lem = &phy->lem ;
1067 phy->mib->fddiPORTLer_Estimate = 15 ;
1068 lem->lem_float_ber = 15 * 100 ;
1072 * link error monitor
1074 static void lem_evaluate(struct s_smc *smc, struct s_phy *phy)
1078 struct lem_counter *lem = &phy->lem ;
1079 struct fddi_mib_p *mib ;
1087 errors = inpw(PLC(((int) phy->np),PL_LINK_ERR_CTR)) ;
1088 lem->lem_errors += errors ;
1089 mib->fddiPORTLem_Ct += errors ;
1091 errors = lem->lem_errors ;
1093 * calculation is called on a intervall of 8 seconds
1094 * -> this means, that one error in 8 sec. is one of 8*125*10E6
1095 * the same as BER = 10E-9
1097 * -> 9 errors in 8 seconds mean:
1098 * BER = 9 * 10E-9 and this is
1099 * < 10E-8, so the limit of 10E-8 is not reached!
1102 if (!errors) ber = 15 ;
1103 else if (errors <= 9) ber = 9 ;
1104 else if (errors <= 99) ber = 8 ;
1105 else if (errors <= 999) ber = 7 ;
1106 else if (errors <= 9999) ber = 6 ;
1107 else if (errors <= 99999) ber = 5 ;
1108 else if (errors <= 999999) ber = 4 ;
1109 else if (errors <= 9999999) ber = 3 ;
1110 else if (errors <= 99999999) ber = 2 ;
1111 else if (errors <= 999999999) ber = 1 ;
1118 lem->lem_float_ber = lem->lem_float_ber * 7 + ber * 3 ;
1119 lem->lem_float_ber /= 10 ;
1120 mib->fddiPORTLer_Estimate = lem->lem_float_ber / 100 ;
1121 if (mib->fddiPORTLer_Estimate < 4) {
1122 mib->fddiPORTLer_Estimate = 4 ;
1125 if (lem->lem_errors) {
1126 DB_PCMN(1, "LEM %c :", phy->np == PB ? 'B' : 'A');
1127 DB_PCMN(1, "errors : %ld", lem->lem_errors);
1128 DB_PCMN(1, "sum_errors : %ld", mib->fddiPORTLem_Ct);
1129 DB_PCMN(1, "current BER : 10E-%d", ber / 100);
1130 DB_PCMN(1, "float BER : 10E-(%d/100)", lem->lem_float_ber);
1131 DB_PCMN(1, "avg. BER : 10E-%d", mib->fddiPORTLer_Estimate);
1134 lem->lem_errors = 0L ;
1137 cond = (mib->fddiPORTLer_Estimate <= mib->fddiPORTLer_Alarm) ?
1139 #ifdef SMT_EXT_CUTOFF
1140 smt_ler_alarm_check(smc,phy,cond) ;
1141 #endif /* nSMT_EXT_CUTOFF */
1142 if (cond != mib->fddiPORTLerFlag) {
1143 smt_srf_event(smc,SMT_COND_PORT_LER,
1144 (int) (INDEX_PORT+ phy->np) ,cond) ;
1148 if ( mib->fddiPORTLer_Estimate <= mib->fddiPORTLer_Cutoff) {
1149 phy->pc_lem_fail = TRUE ; /* flag */
1150 mib->fddiPORTLem_Reject_Ct++ ;
1152 * "forgive 10e-2" if we cutoff so we can come
1155 lem->lem_float_ber += 2*100 ;
1159 DB_PCMN(1, "PCM: LER cutoff on port %d cutoff %d",
1160 phy->np, mib->fddiPORTLer_Cutoff);
1162 #ifdef SMT_EXT_CUTOFF
1163 smt_port_off_event(smc,phy->np);
1164 #else /* nSMT_EXT_CUTOFF */
1165 queue_event(smc,(int)(EVENT_PCM+phy->np),PC_START) ;
1166 #endif /* nSMT_EXT_CUTOFF */
1171 * called by SMT to calculate LEM bit error rate
1173 void sm_lem_evaluate(struct s_smc *smc)
1177 for (np = 0 ; np < NUMPHYS ; np++)
1178 lem_evaluate(smc,&smc->y[np]) ;
1181 static void lem_check_lct(struct s_smc *smc, struct s_phy *phy)
1183 struct lem_counter *lem = &phy->lem ;
1184 struct fddi_mib_p *mib ;
1189 phy->pc_lem_fail = FALSE ; /* flag */
1190 errors = inpw(PLC(((int)phy->np),PL_LINK_ERR_CTR)) ;
1191 lem->lem_errors += errors ;
1192 mib->fddiPORTLem_Ct += errors ;
1193 if (lem->lem_errors) {
1194 switch(phy->lc_test) {
1196 if (lem->lem_errors >= smc->s.lct_short)
1197 phy->pc_lem_fail = TRUE ;
1200 if (lem->lem_errors >= smc->s.lct_medium)
1201 phy->pc_lem_fail = TRUE ;
1204 if (lem->lem_errors >= smc->s.lct_long)
1205 phy->pc_lem_fail = TRUE ;
1208 if (lem->lem_errors >= smc->s.lct_extended)
1209 phy->pc_lem_fail = TRUE ;
1212 DB_PCMN(1, " >>errors : %lu", lem->lem_errors);
1214 if (phy->pc_lem_fail) {
1215 mib->fddiPORTLCTFail_Ct++ ;
1216 mib->fddiPORTLem_Reject_Ct++ ;
1219 mib->fddiPORTLCTFail_Ct = 0 ;
1225 static void sm_ph_lem_start(struct s_smc *smc, int np, int threshold)
1227 struct lem_counter *lem = &smc->y[np].lem ;
1230 lem->lem_errors = 0L ;
1232 /* Do NOT reset mib->fddiPORTLer_Estimate here. It is called too
1236 outpw(PLC(np,PL_LE_THRESHOLD),threshold) ;
1237 (void)inpw(PLC(np,PL_LINK_ERR_CTR)) ; /* clear error counter */
1240 SETMASK(PLC(np,PL_INTR_MASK),PL_LE_CTR,PL_LE_CTR) ;
1243 static void sm_ph_lem_stop(struct s_smc *smc, int np)
1245 struct lem_counter *lem = &smc->y[np].lem ;
1248 CLEAR(PLC(np,PL_INTR_MASK),PL_LE_CTR) ;
1252 void sm_pm_ls_latch(struct s_smc *smc, int phy, int on_off)
1253 /* int on_off; en- or disable ident. ls */
1257 phy = phy ; on_off = on_off ;
1263 * receive actions are called AFTER the bit n is received,
1264 * i.e. if pc_rcode_actions(5) is called, bit 6 is the next bit to be received
1268 * PCM pseudo code 5.1 .. 6.1
1270 static void pc_rcode_actions(struct s_smc *smc, int bit, struct s_phy *phy)
1272 struct fddi_mib_p *mib ;
1276 DB_PCMN(1, "SIG rec %x %x:", bit, phy->r_val[bit]);
1285 if (phy->r_val[1] == 0 && phy->r_val[2] == 0)
1286 mib->fddiPORTNeighborType = TA ;
1287 else if (phy->r_val[1] == 0 && phy->r_val[2] == 1)
1288 mib->fddiPORTNeighborType = TB ;
1289 else if (phy->r_val[1] == 1 && phy->r_val[2] == 0)
1290 mib->fddiPORTNeighborType = TS ;
1291 else if (phy->r_val[1] == 1 && phy->r_val[2] == 1)
1292 mib->fddiPORTNeighborType = TM ;
1295 if (mib->fddiPORTMy_Type == TM &&
1296 mib->fddiPORTNeighborType == TM) {
1297 DB_PCMN(1, "PCM %c : E100 withhold M-M",
1299 mib->fddiPORTPC_Withhold = PC_WH_M_M ;
1300 RS_SET(smc,RS_EVENT) ;
1302 else if (phy->t_val[3] || phy->r_val[3]) {
1303 mib->fddiPORTPC_Withhold = PC_WH_NONE ;
1304 if (mib->fddiPORTMy_Type == TM ||
1305 mib->fddiPORTNeighborType == TM)
1306 phy->pc_mode = PM_TREE ;
1308 phy->pc_mode = PM_PEER ;
1310 /* reevaluate the selection criteria (wc_flag) */
1311 all_selection_criteria (smc);
1314 mib->fddiPORTPC_Withhold = PC_WH_PATH ;
1318 mib->fddiPORTPC_Withhold = PC_WH_OTHER ;
1319 RS_SET(smc,RS_EVENT) ;
1320 DB_PCMN(1, "PCM %c : E101 withhold other",
1323 phy->twisted = ((mib->fddiPORTMy_Type != TS) &&
1324 (mib->fddiPORTMy_Type != TM) &&
1325 (mib->fddiPORTNeighborType ==
1326 mib->fddiPORTMy_Type)) ;
1328 DB_PCMN(1, "PCM %c : E102 !!! TWISTED !!!",
1335 if (phy->t_val[4] || phy->r_val[4]) {
1336 if ((phy->t_val[4] && phy->t_val[5]) ||
1337 (phy->r_val[4] && phy->r_val[5]) )
1338 phy->lc_test = LC_EXTENDED ;
1340 phy->lc_test = LC_LONG ;
1342 else if (phy->t_val[5] || phy->r_val[5])
1343 phy->lc_test = LC_MEDIUM ;
1345 phy->lc_test = LC_SHORT ;
1346 switch (phy->lc_test) {
1347 case LC_SHORT : /* 50ms */
1348 outpw(PLC((int)phy->np,PL_LC_LENGTH), TP_LC_LENGTH ) ;
1349 phy->t_next[7] = smc->s.pcm_lc_short ;
1351 case LC_MEDIUM : /* 500ms */
1352 outpw(PLC((int)phy->np,PL_LC_LENGTH), TP_LC_LONGLN ) ;
1353 phy->t_next[7] = smc->s.pcm_lc_medium ;
1356 SETMASK(PLC((int)phy->np,PL_CNTRL_B),PL_LONG,PL_LONG) ;
1357 phy->t_next[7] = smc->s.pcm_lc_long ;
1360 SETMASK(PLC((int)phy->np,PL_CNTRL_B),PL_LONG,PL_LONG) ;
1361 phy->t_next[7] = smc->s.pcm_lc_extended ;
1364 if (phy->t_next[7] > smc->s.pcm_lc_medium) {
1365 start_pcm_timer0(smc,phy->t_next[7],PC_TIMEOUT_LCT,phy);
1367 DB_PCMN(1, "LCT timer = %ld us", phy->t_next[7]);
1368 phy->t_next[9] = smc->s.pcm_t_next_9 ;
1371 if (phy->t_val[6]) {
1372 phy->cf_loop = TRUE ;
1374 phy->td_flag = TRUE ;
1377 if (phy->t_val[7] || phy->r_val[7]) {
1378 DB_PCMN(1, "PCM %c : E103 LCT fail %s",
1380 phy->t_val[7] ? "local" : "remote");
1381 queue_event(smc,(int)(EVENT_PCM+phy->np),PC_START) ;
1385 if (phy->t_val[8] || phy->r_val[8]) {
1387 phy->cf_loop = TRUE ;
1388 phy->td_flag = TRUE ;
1392 if (phy->r_val[9]) {
1393 /* neighbor intends to have MAC on output */ ;
1394 mib->fddiPORTMacIndicated.R_val = TRUE ;
1397 /* neighbor does not intend to have MAC on output */ ;
1398 mib->fddiPORTMacIndicated.R_val = FALSE ;
1405 * PCM pseudo code 5.1 .. 6.1
1407 static void pc_tcode_actions(struct s_smc *smc, const int bit, struct s_phy *phy)
1410 struct fddi_mib_p *mib ;
1416 phy->t_val[0] = 0 ; /* no escape used */
1419 if (mib->fddiPORTMy_Type == TS || mib->fddiPORTMy_Type == TM)
1425 if (mib->fddiPORTMy_Type == TB || mib->fddiPORTMy_Type == TM)
1435 type = mib->fddiPORTMy_Type ;
1436 ne = mib->fddiPORTNeighborType ;
1437 policy = smc->mib.fddiSMTConnectionPolicy ;
1439 phy->t_val[3] = 1 ; /* Accept connection */
1443 ((policy & POLICY_AA) && ne == TA) ||
1444 ((policy & POLICY_AB) && ne == TB) ||
1445 ((policy & POLICY_AS) && ne == TS) ||
1446 ((policy & POLICY_AM) && ne == TM) )
1447 phy->t_val[3] = 0 ; /* Reject */
1451 ((policy & POLICY_BA) && ne == TA) ||
1452 ((policy & POLICY_BB) && ne == TB) ||
1453 ((policy & POLICY_BS) && ne == TS) ||
1454 ((policy & POLICY_BM) && ne == TM) )
1455 phy->t_val[3] = 0 ; /* Reject */
1459 ((policy & POLICY_SA) && ne == TA) ||
1460 ((policy & POLICY_SB) && ne == TB) ||
1461 ((policy & POLICY_SS) && ne == TS) ||
1462 ((policy & POLICY_SM) && ne == TM) )
1463 phy->t_val[3] = 0 ; /* Reject */
1467 ((policy & POLICY_MA) && ne == TA) ||
1468 ((policy & POLICY_MB) && ne == TB) ||
1469 ((policy & POLICY_MS) && ne == TS) ||
1470 ((policy & POLICY_MM) && ne == TM) )
1471 phy->t_val[3] = 0 ; /* Reject */
1476 * detect undesirable connection attempt event
1478 if ( (type == TA && ne == TA ) ||
1479 (type == TA && ne == TS ) ||
1480 (type == TB && ne == TB ) ||
1481 (type == TB && ne == TS ) ||
1482 (type == TS && ne == TA ) ||
1483 (type == TS && ne == TB ) ) {
1484 smt_srf_event(smc,SMT_EVENT_PORT_CONNECTION,
1485 (int) (INDEX_PORT+ phy->np) ,0) ;
1491 if (mib->fddiPORTPC_Withhold == PC_WH_NONE) {
1492 if (phy->pc_lem_fail) {
1493 phy->t_val[4] = 1 ; /* long */
1498 if (mib->fddiPORTLCTFail_Ct > 0)
1499 phy->t_val[5] = 1 ; /* medium */
1501 phy->t_val[5] = 0 ; /* short */
1504 * Implementers choice: use medium
1505 * instead of short when undesired
1506 * connection attempt is made.
1509 phy->t_val[5] = 1 ; /* medium */
1511 mib->fddiPORTConnectState = PCM_CONNECTING ;
1514 mib->fddiPORTConnectState = PCM_STANDBY ;
1515 phy->t_val[4] = 1 ; /* extended */
1522 /* we do NOT have a MAC for LCT */
1526 phy->cf_loop = FALSE ;
1527 lem_check_lct(smc,phy) ;
1528 if (phy->pc_lem_fail) {
1529 DB_PCMN(1, "PCM %c : E104 LCT failed", phy->phy_name);
1536 phy->t_val[8] = 0 ; /* Don't request MAC loopback */
1540 if ((mib->fddiPORTPC_Withhold != PC_WH_NONE) ||
1541 ((smc->s.sas == SMT_DAS) && (phy->wc_flag))) {
1542 queue_event(smc,EVENT_PCM+np,PC_START) ;
1545 phy->t_val[9] = FALSE ;
1546 switch (smc->s.sas) {
1549 * MAC intended on output
1551 if (phy->pc_mode == PM_TREE) {
1552 if ((np == PB) || ((np == PA) &&
1553 (smc->y[PB].mib->fddiPORTConnectState !=
1555 phy->t_val[9] = TRUE ;
1559 phy->t_val[9] = TRUE ;
1564 phy->t_val[9] = TRUE ;
1569 * MAC intended on output
1572 phy->t_val[9] = TRUE ;
1576 mib->fddiPORTMacIndicated.T_val = phy->t_val[9] ;
1579 DB_PCMN(1, "SIG snd %x %x:", bit, phy->t_val[bit]);
1583 * return status twisted (called by SMT)
1585 int pcm_status_twisted(struct s_smc *smc)
1588 if (smc->s.sas != SMT_DAS)
1590 if (smc->y[PA].twisted && (smc->y[PA].mib->fddiPORTPCMState == PC8_ACTIVE))
1592 if (smc->y[PB].twisted && (smc->y[PB].mib->fddiPORTPCMState == PC8_ACTIVE))
1598 * return status (called by SMT)
1604 void pcm_status_state(struct s_smc *smc, int np, int *type, int *state,
1605 int *remote, int *mac)
1607 struct s_phy *phy = &smc->y[np] ;
1608 struct fddi_mib_p *mib ;
1612 /* remote PHY type and MAC - set only if active */
1614 *type = mib->fddiPORTMy_Type ; /* our PHY type */
1615 *state = mib->fddiPORTConnectState ;
1616 *remote = mib->fddiPORTNeighborType ;
1618 switch(mib->fddiPORTPCMState) {
1620 *mac = mib->fddiPORTMacIndicated.R_val ;
1626 * return rooted station status (called by SMT)
1628 int pcm_rooted_station(struct s_smc *smc)
1632 for (n = 0 ; n < NUMPHYS ; n++) {
1633 if (smc->y[n].mib->fddiPORTPCMState == PC8_ACTIVE &&
1634 smc->y[n].mib->fddiPORTNeighborType == TM)
1641 * Interrupt actions for PLC & PCM events
1643 void plc_irq(struct s_smc *smc, int np, unsigned int cmd)
1644 /* int np; PHY index */
1646 struct s_phy *phy = &smc->y[np] ;
1647 struct s_plc *plc = &phy->plc ;
1651 #endif /* SUPERNET_3 */
1654 if (np >= smc->s.numphys) {
1658 if (cmd & PL_EBUF_ERR) { /* elastic buff. det. over-|underflow*/
1660 * Check whether the SRF Condition occurred.
1662 if (!plc->ebuf_cont && phy->mib->fddiPORTPCMState == PC8_ACTIVE){
1664 * This is the real Elasticity Error.
1665 * More than one in a row are treated as a
1667 * Only count this in the active state.
1669 phy->mib->fddiPORTEBError_Ct ++ ;
1674 if (plc->ebuf_cont <= 1000) {
1676 * Prevent counter from being wrapped after
1677 * hanging years in that interrupt.
1679 plc->ebuf_cont++ ; /* Ebuf continuous error */
1683 if (plc->ebuf_cont == 1000 &&
1684 ((inpw(PLC(np,PL_STATUS_A)) & PLC_REV_MASK) ==
1687 * This interrupt remeained high for at least
1688 * 1000 consecutive interrupt calls.
1690 * This is caused by a hardware error of the
1691 * ORION part of the Supernet III chipset.
1693 * Disable this bit from the mask.
1695 corr_mask = (plc_imsk_na & ~PL_EBUF_ERR) ;
1696 outpw(PLC(np,PL_INTR_MASK),corr_mask);
1699 * Disconnect from the ring.
1700 * Call the driver with the reset indication.
1702 queue_event(smc,EVENT_ECM,EC_DISCONNECT) ;
1705 * Make an error log entry.
1707 SMT_ERR_LOG(smc,SMT_E0136, SMT_E0136_MSG) ;
1710 * Indicate the Reset.
1712 drv_reset_indication(smc) ;
1714 #endif /* SUPERNET_3 */
1716 /* Reset the continuous error variable */
1717 plc->ebuf_cont = 0 ; /* reset Ebuf continuous error */
1719 if (cmd & PL_PHYINV) { /* physical layer invalid signal */
1722 if (cmd & PL_VSYM_CTR) { /* violation symbol counter has incr.*/
1725 if (cmd & PL_MINI_CTR) { /* dep. on PLC_CNTRL_A's MINI_CTR_INT*/
1728 if (cmd & PL_LE_CTR) { /* link error event counter */
1732 * note: PL_LINK_ERR_CTR MUST be read to clear it
1734 j = inpw(PLC(np,PL_LE_THRESHOLD)) ;
1735 i = inpw(PLC(np,PL_LINK_ERR_CTR)) ;
1738 /* wrapped around */
1742 if (phy->lem.lem_on) {
1743 /* Note: Lem errors shall only be counted when
1744 * link is ACTIVE or LCT is active.
1746 phy->lem.lem_errors += i ;
1747 phy->mib->fddiPORTLem_Ct += i ;
1750 if (cmd & PL_TPC_EXPIRED) { /* TPC timer reached zero */
1751 if (plc->p_state == PS_LCT) {
1759 if (cmd & PL_LS_MATCH) { /* LS == LS in PLC_CNTRL_B's MATCH_LS*/
1760 switch (inpw(PLC(np,PL_CNTRL_B)) & PL_MATCH_LS) {
1761 case PL_I_IDLE : phy->curr_ls = PC_ILS ; break ;
1762 case PL_I_HALT : phy->curr_ls = PC_HLS ; break ;
1763 case PL_I_MASTR : phy->curr_ls = PC_MLS ; break ;
1764 case PL_I_QUIET : phy->curr_ls = PC_QLS ; break ;
1767 if (cmd & PL_PCM_BREAK) { /* PCM has entered the BREAK state */
1770 reason = inpw(PLC(np,PL_STATUS_B)) & PL_BREAK_REASON ;
1773 case PL_B_PCS : plc->b_pcs++ ; break ;
1774 case PL_B_TPC : plc->b_tpc++ ; break ;
1775 case PL_B_TNE : plc->b_tne++ ; break ;
1776 case PL_B_QLS : plc->b_qls++ ; break ;
1777 case PL_B_ILS : plc->b_ils++ ; break ;
1778 case PL_B_HLS : plc->b_hls++ ; break ;
1781 /*jd 05-Aug-1999 changed: Bug #10419 */
1782 DB_PCMN(1, "PLC %d: MDcF = %x", np, smc->e.DisconnectFlag);
1783 if (smc->e.DisconnectFlag == FALSE) {
1784 DB_PCMN(1, "PLC %d: restart (reason %x)", np, reason);
1785 queue_event(smc,EVENT_PCM+np,PC_START) ;
1788 DB_PCMN(1, "PLC %d: NO!! restart (reason %x)",
1794 * If both CODE & ENABLE are set ignore enable
1796 if (cmd & PL_PCM_CODE) { /* receive last sign.-bit | LCT complete */
1797 queue_event(smc,EVENT_PCM+np,PC_SIGNAL) ;
1798 n = inpw(PLC(np,PL_RCV_VECTOR)) ;
1799 for (i = 0 ; i < plc->p_bits ; i++) {
1800 phy->r_val[plc->p_start+i] = n & 1 ;
1804 else if (cmd & PL_PCM_ENABLED) { /* asserted SC_JOIN, scrub.completed*/
1805 queue_event(smc,EVENT_PCM+np,PC_JOIN) ;
1807 if (cmd & PL_TRACE_PROP) { /* MLS while PC8_ACTIV || PC2_TRACE */
1809 if (!phy->tr_flag) {
1810 DB_PCMN(1, "PCM : irq TRACE_PROP %d %d",
1811 np, smc->mib.fddiSMTECMState);
1812 phy->tr_flag = TRUE ;
1813 smc->e.trace_prop |= ENTITY_BIT(ENTITY_PHY(np)) ;
1814 queue_event(smc,EVENT_ECM,EC_TRACE_PROP) ;
1818 * filter PLC glitch ???
1819 * QLS || HLS only while in PC2_TRACE state
1821 if ((cmd & PL_SELF_TEST) && (phy->mib->fddiPORTPCMState == PC2_TRACE)) {
1823 if (smc->e.path_test == PT_PASSED) {
1824 DB_PCMN(1, "PCM : state = %s %d",
1825 get_pcmstate(smc, np),
1826 phy->mib->fddiPORTPCMState);
1828 smc->e.path_test = PT_PENDING ;
1829 queue_event(smc,EVENT_ECM,EC_PATH_TEST) ;
1832 if (cmd & PL_TNE_EXPIRED) { /* TNE: length of noise events */
1833 /* break_required (TNE > NS_Max) */
1834 if (phy->mib->fddiPORTPCMState == PC8_ACTIVE) {
1835 if (!phy->tr_flag) {
1836 DB_PCMN(1, "PCM %c : PC81 %s",
1837 phy->phy_name, "NSE");
1838 queue_event(smc, EVENT_PCM + np, PC_START);
1844 if (cmd & PL_NP_ERR) { /* NP has requested to r/w an inv reg*/
1850 /* pin inactiv (GND) */
1851 if (cmd & PL_PARITY_ERR) { /* p. error dedected on TX9-0 inp */
1854 if (cmd & PL_LSDO) { /* carrier detected */
1864 void pcm_get_state(struct s_smc *smc, struct smt_state *state)
1867 struct pcm_state *pcs ;
1872 struct fddi_mib_p *mib ;
1874 for (i = 0, phy = smc->y, pcs = state->pcm_state ; i < NUMPHYS ;
1875 i++ , phy++, pcs++ ) {
1877 pcs->pcm_type = (u_char) mib->fddiPORTMy_Type ;
1878 pcs->pcm_state = (u_char) mib->fddiPORTPCMState ;
1879 pcs->pcm_mode = phy->pc_mode ;
1880 pcs->pcm_neighbor = (u_char) mib->fddiPORTNeighborType ;
1881 pcs->pcm_bsf = mib->fddiPORTBS_Flag ;
1882 pcs->pcm_lsf = phy->ls_flag ;
1883 pcs->pcm_lct_fail = (u_char) mib->fddiPORTLCTFail_Ct ;
1884 pcs->pcm_ls_rx = LS2MIB(sm_pm_get_ls(smc,i)) ;
1885 for (ii = 0, rbits = tbits = 0 ; ii < NUMBITS ; ii++) {
1888 if (phy->r_val[NUMBITS-1-ii])
1890 if (phy->t_val[NUMBITS-1-ii])
1893 pcs->pcm_r_val = rbits ;
1894 pcs->pcm_t_val = tbits ;
1898 int get_pcm_state(struct s_smc *smc, int np)
1904 switch (inpw(PLC(np,PL_STATUS_B)) & PL_PCM_STATE) {
1905 case PL_PC0 : pcs = PC_STOP ; break ;
1906 case PL_PC1 : pcs = PC_START ; break ;
1907 case PL_PC2 : pcs = PC_TRACE ; break ;
1908 case PL_PC3 : pcs = PC_SIGNAL ; break ;
1909 case PL_PC4 : pcs = PC_SIGNAL ; break ;
1910 case PL_PC5 : pcs = PC_SIGNAL ; break ;
1911 case PL_PC6 : pcs = PC_JOIN ; break ;
1912 case PL_PC7 : pcs = PC_JOIN ; break ;
1913 case PL_PC8 : pcs = PC_ENABLE ; break ;
1914 case PL_PC9 : pcs = PC_MAINT ; break ;
1915 default : pcs = PC_DISABLE ; break ;
1920 char *get_linestate(struct s_smc *smc, int np)
1926 switch (inpw(PLC(np,PL_STATUS_A)) & PL_LINE_ST) {
1927 case PL_L_NLS : ls = "NOISE" ; break ;
1928 case PL_L_ALS : ls = "ACTIV" ; break ;
1929 case PL_L_UND : ls = "UNDEF" ; break ;
1930 case PL_L_ILS4: ls = "ILS 4" ; break ;
1931 case PL_L_QLS : ls = "QLS" ; break ;
1932 case PL_L_MLS : ls = "MLS" ; break ;
1933 case PL_L_HLS : ls = "HLS" ; break ;
1934 case PL_L_ILS16:ls = "ILS16" ; break ;
1936 default: ls = "unknown" ; break ;
1942 char *get_pcmstate(struct s_smc *smc, int np)
1948 switch (inpw(PLC(np,PL_STATUS_B)) & PL_PCM_STATE) {
1949 case PL_PC0 : pcs = "OFF" ; break ;
1950 case PL_PC1 : pcs = "BREAK" ; break ;
1951 case PL_PC2 : pcs = "TRACE" ; break ;
1952 case PL_PC3 : pcs = "CONNECT"; break ;
1953 case PL_PC4 : pcs = "NEXT" ; break ;
1954 case PL_PC5 : pcs = "SIGNAL" ; break ;
1955 case PL_PC6 : pcs = "JOIN" ; break ;
1956 case PL_PC7 : pcs = "VERIFY" ; break ;
1957 case PL_PC8 : pcs = "ACTIV" ; break ;
1958 case PL_PC9 : pcs = "MAINT" ; break ;
1959 default : pcs = "UNKNOWN" ; break ;
1964 void list_phy(struct s_smc *smc)
1969 for (np = 0 ; np < NUMPHYS ; np++) {
1970 plc = &smc->y[np].plc ;
1971 printf("PHY %d:\tERRORS\t\t\tBREAK_REASONS\t\tSTATES:\n",np) ;
1972 printf("\tsoft_error: %ld \t\tPC_Start : %ld\n",
1973 plc->soft_err,plc->b_pcs);
1974 printf("\tparity_err: %ld \t\tTPC exp. : %ld\t\tLine: %s\n",
1975 plc->parity_err,plc->b_tpc,get_linestate(smc,np)) ;
1976 printf("\tebuf_error: %ld \t\tTNE exp. : %ld\n",
1977 plc->ebuf_err,plc->b_tne) ;
1978 printf("\tphyinvalid: %ld \t\tQLS det. : %ld\t\tPCM : %s\n",
1979 plc->phyinv,plc->b_qls,get_pcmstate(smc,np)) ;
1980 printf("\tviosym_ctr: %ld \t\tILS det. : %ld\n",
1981 plc->vsym_ctr,plc->b_ils) ;
1982 printf("\tmingap_ctr: %ld \t\tHLS det. : %ld\n",
1983 plc->mini_ctr,plc->b_hls) ;
1984 printf("\tnodepr_err: %ld\n",plc->np_err) ;
1985 printf("\tTPC_exp : %ld\n",plc->tpc_exp) ;
1986 printf("\tLEM_err : %ld\n",smc->y[np].lem.lem_errors) ;
1992 void pcm_lem_dump(struct s_smc *smc)
1996 struct fddi_mib_p *mib ;
1998 char *entostring() ;
2000 printf("PHY errors BER\n") ;
2001 printf("----------------------\n") ;
2002 for (i = 0,phy = smc->y ; i < NUMPHYS ; i++,phy++) {
2003 if (!plc_is_installed(smc,i))
2006 printf("%s\t%ld\t10E-%d\n",
2007 entostring(smc,ENTITY_PHY(i)),
2008 mib->fddiPORTLem_Ct,
2009 mib->fddiPORTLer_Estimate) ;